⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 counter.map.rpt

📁 4X4 KEYPAD 的输入位数计数器
💻 RPT
📖 第 1 页 / 共 2 页
字号:
+--------------------------------------------------------------------------------------------+-------------------+---------------+


+-----------+
; Hierarchy ;
+-----------+
counter


+-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Utilization by Entity                                                                                                                                       ;
+----------------------------+-------------+--------------+-------------+------+--------------+--------------+-------------------+------------------+-----------------+---------------------+
; Compilation Hierarchy Node ; Logic Cells ; LC Registers ; Memory Bits ; Pins ; Virtual Pins ; LUT-Only LCs ; Register-Only LCs ; LUT/Register LCs ; Carry Chain LCs ; Full Hierarchy Name ;
+----------------------------+-------------+--------------+-------------+------+--------------+--------------+-------------------+------------------+-----------------+---------------------+
; |counter                   ; 14 (14)     ; 8            ; 0           ; 10   ; 0            ; 6 (6)        ; 0 (0)             ; 8 (8)            ; 0 (0)           ; |counter            ;
+----------------------------+-------------+--------------+-------------+------+--------------+--------------+-------------------+------------------+-----------------+---------------------+


+--------------------------------+
; Analysis & Synthesis Equations ;
+--------------------------------+
The equations can be found in D:/document/personal/inLiverpool/VHDL/project/assignment1/project/module/counter/counter.map.eqn.


+----------------------------------------+
; Analysis & Synthesis Source Files Read ;
+-------------+--------------------------+
; File Name   ; Used in Netlist          ;
+-------------+--------------------------+
; counter.vhd ; yes                      ;
+-------------+--------------------------+


+-------------------------------------------------+
; Analysis & Synthesis Resource Usage Summary     ;
+---------------------------------+---------------+
; Resource                        ; Usage         ;
+---------------------------------+---------------+
; Logic cells                     ; 14            ;
; Total combinational functions   ; 14            ;
; Total 4-input functions         ; 11            ;
; Total 3-input functions         ; 1             ;
; Total 2-input functions         ; 2             ;
; Total 1-input functions         ; 0             ;
; Total 0-input functions         ; 0             ;
; Combinational cells for routing ; 0             ;
; Total registers                 ; 8             ;
; I/O pins                        ; 10            ;
; Maximum fan-out node            ; counter_clear ;
; Maximum fan-out                 ; 8             ;
; Total fan-out                   ; 68            ;
; Average fan-out                 ; 2.83          ;
+---------------------------------+---------------+


+----------------------------------------------------------------+
; WYSIWYG Cells                                                  ;
+--------------------------------------------------------+-------+
; Statistic                                              ; Value ;
+--------------------------------------------------------+-------+
; Number of WYSIWYG cells                                ; 0     ;
; Number of synthesis-generated cells                    ; 14    ;
; Number of WYSIWYG LUTs                                 ; 0     ;
; Number of synthesis-generated LUTs                     ; 14    ;
; Number of WYSIWYG registers                            ; 0     ;
; Number of synthesis-generated registers                ; 8     ;
; Number of cells with combinational logic only          ; 6     ;
; Number of cells with registers only                    ; 0     ;
; Number of cells with combinational logic and registers ; 8     ;
+--------------------------------------------------------+-------+


+------------------------------------------------------+
; General Register Statistics                          ;
+----------------------------------------------+-------+
; Statistic                                    ; Value ;
+----------------------------------------------+-------+
; Number of registers using Synchronous Clear  ; 0     ;
; Number of registers using Synchronous Load   ; 0     ;
; Number of registers using Asynchronous Clear ; 0     ;
; Number of registers using Asynchronous Load  ; 0     ;
; Number of registers using Clock Enable       ; 0     ;
; Number of registers using Output Enable      ; 0     ;
; Number of registers using Preset             ; 0     ;
+----------------------------------------------+-------+


+-------------------------------+
; Analysis & Synthesis Messages ;
+-------------------------------+
Info: *******************************************************************
Info: Running Quartus II Analysis & Synthesis
    Info: Version 4.1 Build 208 09/10/2004 Service Pack 2 SJ Web Edition
    Info: Processing started: Sun Oct 31 16:04:35 2004
Info: Command: quartus_map --import_settings_files=on --export_settings_files=off counter -c counter
Info: Found 2 design units, including 1 entities, in source file counter.vhd
    Info: Found design unit 1: counter-counter_architecture
    Info: Found entity 1: counter
Warning: Feature Netlist Optimizations is not available with your current license
Info: Implemented 24 device resources after synthesis - the final resource count might be different
    Info: Implemented 2 input pins
    Info: Implemented 8 output pins
    Info: Implemented 14 logic cells
Info: Quartus II Analysis & Synthesis was successful. 0 errors, 1 warning
    Info: Processing ended: Sun Oct 31 16:04:37 2004
    Info: Elapsed time: 00:00:01


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -