📄 div.rpt
字号:
Project Information e:\divi\div.rpt
MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 12/30/2004 21:40:27
Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera. Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner. Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors. No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.
***** Project compilation was successful
DIV
** DEVICE SUMMARY **
Chip/ Input Output Bidir Shareable
POF Device Pins Pins Pins LCs Expanders % Utilized
div EPM7032LC44-6 8 5 0 20 19 62 %
User Pins: 8 5 0
Project Information e:\divi\div.rpt
** FILE HIERARCHY **
|lpm_add_sub:225|
|lpm_add_sub:225|addcore:adder|
|lpm_add_sub:225|addcore:adder|addcore:adder0|
|lpm_add_sub:225|altshift:result_ext_latency_ffs|
|lpm_add_sub:225|altshift:carry_ext_latency_ffs|
|lpm_add_sub:225|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:335|
|lpm_add_sub:335|addcore:adder|
|lpm_add_sub:335|addcore:adder|addcore:adder0|
|lpm_add_sub:335|altshift:result_ext_latency_ffs|
|lpm_add_sub:335|altshift:carry_ext_latency_ffs|
|lpm_add_sub:335|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:445|
|lpm_add_sub:445|addcore:adder|
|lpm_add_sub:445|addcore:adder|addcore:adder0|
|lpm_add_sub:445|altshift:result_ext_latency_ffs|
|lpm_add_sub:445|altshift:carry_ext_latency_ffs|
|lpm_add_sub:445|altshift:oflow_ext_latency_ffs|
Device-Specific Information: e:\divi\div.rpt
div
***** Logic for device 'div' compiled without errors.
Device: EPM7032LC44-6
Device Options:
Turbo Bit = ON
Security Bit = OFF
R R
E E
S S
E E
R R
V G G G G G V V
B B A C N N N N N E E
1 2 0 C D D D D D D D
-----------------------------------_
/ 6 5 4 3 2 1 44 43 42 41 40 |
B0 | 7 39 | RESERVED
A2 | 8 38 | DIVz
A1 | 9 37 | RESERVED
GND | 10 36 | RESERVED
A3 | 11 35 | VCC
B3 | 12 EPM7032LC44-6 34 | RESERVED
RESERVED | 13 33 | RESERVED
RESERVED | 14 32 | RESERVED
VCC | 15 31 | C0
RESERVED | 16 30 | GND
RESERVED | 17 29 | C1
|_ 18 19 20 21 22 23 24 25 26 27 28 _|
------------------------------------
R R R R G V R R C R C
E E E E N C E E 3 E 2
S S S S D C S S S
E E E E E E E
R R R R R R R
V V V V V V V
E E E E E E E
D D D D D D D
N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.
Device-Specific Information: e:\divi\div.rpt
div
** RESOURCE USAGE **
Shareable External
Logic Array Block Logic Cells I/O Pins Expanders Interconnect
A: LC1 - LC16 4/16( 25%) 8/16( 50%) 16/16(100%) 18/36( 50%)
B: LC17 - LC32 16/16(100%) 5/16( 31%) 5/16( 31%) 21/36( 58%)
Total dedicated input pins used: 0/4 ( 0%)
Total I/O pins used: 13/32 ( 40%)
Total logic cells used: 20/32 ( 62%)
Total shareable expanders used: 19/32 ( 59%)
Total Turbo logic cells used: 20/32 ( 62%)
Total shareable expanders not available (n/a): 2/32 ( 6%)
Average fan-in: 5.85
Total fan-in: 117
Total input pins required: 8
Total output pins required: 5
Total bidirectional pins required: 0
Total logic cells required: 20
Total flipflops required: 0
Total product terms required: 72
Total logic cells lending parallel expanders: 0
Total shareable expanders in database: 17
Synthesized logic cells: 4/ 32 ( 12%)
Device-Specific Information: e:\divi\div.rpt
div
** INPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
4 (1) (A) INPUT 0 0 0 0 0 0 4 A0
9 (6) (A) INPUT 0 0 0 0 0 1 9 A1
8 (5) (A) INPUT 0 0 0 0 0 2 14 A2
11 (7) (A) INPUT 0 0 0 0 0 1 0 A3
7 (4) (A) INPUT 0 0 0 0 0 5 15 B0
6 (3) (A) INPUT 0 0 0 0 0 5 13 B1
5 (2) (A) INPUT 0 0 0 0 0 5 11 B2
12 (8) (A) INPUT 0 0 0 0 0 1 0 B3
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: e:\divi\div.rpt
div
** OUTPUTS **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
31 26 B OUTPUT t 1 0 0 3 1 0 0 C0
29 27 B OUTPUT t 0 0 0 5 0 0 0 C1
28 28 B OUTPUT t 0 0 0 4 0 0 0 C2
26 30 B OUTPUT t 0 0 0 5 0 0 0 C3
38 20 B OUTPUT t 0 0 0 3 0 0 0 DIVz
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: e:\divi\div.rpt
div
** BURIED LOGIC **
Shareable
Expanders Fan-In Fan-Out
Pin LC LAB Primitive Code Total Shared n/a INP FBK OUT FBK Name
(24) 32 B SOFT t 2 2 0 6 0 0 1 |LPM_ADD_SUB:335|addcore:adder|addcore:adder0|gcp2
(25) 31 B SOFT t 0 0 0 4 0 0 1 |LPM_ADD_SUB:335|addcore:adder|addcore:adder0|gs2
(7) 4 A SOFT t 1 1 0 2 0 0 3 |LPM_ADD_SUB:335|addcore:adder|addcore:adder0|result_node1
(41) 17 B SOFT t 2 2 0 4 1 0 3 |LPM_ADD_SUB:335|addcore:adder|addcore:adder0|result_node2
(40) 18 B SOFT t 2 2 0 5 1 0 3 |LPM_ADD_SUB:335|addcore:adder|addcore:adder0|result_node3
(4) 1 A SOFT t 2 2 0 5 0 0 3 |LPM_ADD_SUB:335|addcore:adder|addcore:adder0|result_node4
(5) 2 A SOFT t 2 2 0 5 0 0 3 |LPM_ADD_SUB:335|addcore:adder|addcore:adder0|result_node5
(39) 19 B SOFT t 0 0 0 2 0 0 2 |LPM_ADD_SUB:445|addcore:adder|addcore:adder0|result_node2
(37) 21 B SOFT t 0 0 0 3 0 0 2 |LPM_ADD_SUB:445|addcore:adder|addcore:adder0|result_node3
(36) 22 B SOFT t 0 0 0 4 0 0 2 |LPM_ADD_SUB:445|addcore:adder|addcore:adder0|result_node4
(34) 23 B SOFT t 0 0 0 4 0 0 2 |LPM_ADD_SUB:445|addcore:adder|addcore:adder0|result_node5
(12) 8 A SOFT s t 14 0 0 6 12 1 0 ~171~1
(27) 29 B SOFT s t 1 0 1 6 10 0 1 ~171~2
(32) 25 B SOFT s t 1 0 1 5 6 0 1 ~171~3
(33) 24 B SOFT s t 0 0 0 5 0 0 3 ~316~1
Code:
s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell
Device-Specific Information: e:\divi\div.rpt
div
** LOGIC CELL INTERCONNECTIONS **
Logic Array Block 'A':
Logic cells placed in LAB 'A'
+------- LC4 |LPM_ADD_SUB:335|addcore:adder|addcore:adder0|result_node1
| +----- LC1 |LPM_ADD_SUB:335|addcore:adder|addcore:adder0|result_node4
| | +--- LC2 |LPM_ADD_SUB:335|addcore:adder|addcore:adder0|result_node5
| | | +- LC8 ~171~1
| | | |
| | | | Other LABs fed by signals
| | | | that feed LAB 'A'
LC | | | | | A B | Logic cells that feed LAB 'A':
LC4 -> - - - * | * * | <-- |LPM_ADD_SUB:335|addcore:adder|addcore:adder0|result_node1
LC1 -> - - - * | * * | <-- |LPM_ADD_SUB:335|addcore:adder|addcore:adder0|result_node4
LC2 -> - - - * | * * | <-- |LPM_ADD_SUB:335|addcore:adder|addcore:adder0|result_node5
Pin
4 -> - - - * | * * | <-- A0
9 -> * * * * | * * | <-- A1
8 -> - * * * | * * | <-- A2
7 -> * * * * | * * | <-- B0
6 -> - * * * | * * | <-- B1
5 -> - * * * | * * | <-- B2
LC17 -> - - - * | * * | <-- |LPM_ADD_SUB:335|addcore:adder|addcore:adder0|result_node2
LC18 -> - - - * | * * | <-- |LPM_ADD_SUB:335|addcore:adder|addcore:adder0|result_node3
LC19 -> - - - * | * * | <-- |LPM_ADD_SUB:445|addcore:adder|addcore:adder0|result_node2
LC21 -> - - - * | * * | <-- |LPM_ADD_SUB:445|addcore:adder|addcore:adder0|result_node3
LC22 -> - - - * | * * | <-- |LPM_ADD_SUB:445|addcore:adder|addcore:adder0|result_node4
LC23 -> - - - * | * * | <-- |LPM_ADD_SUB:445|addcore:adder|addcore:adder0|result_node5
LC29 -> - - - * | * - | <-- ~171~2
LC25 -> - - - * | * - | <-- ~171~3
LC24 -> - - - * | * * | <-- ~316~1
* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).
Device-Specific Information: e:\divi\div.rpt
div
** LOGIC CELL INTERCONNECTIONS **
Logic Array Block 'B':
Logic cells placed in LAB 'B'
+------------------------------- LC26 C0
| +----------------------------- LC27 C1
| | +--------------------------- LC28 C2
| | | +------------------------- LC30 C3
| | | | +----------------------- LC20 DIVz
| | | | | +--------------------- LC32 |LPM_ADD_SUB:335|addcore:adder|addcore:adder0|gcp2
| | | | | | +------------------- LC31 |LPM_ADD_SUB:335|addcore:adder|addcore:adder0|gs2
| | | | | | | +----------------- LC17 |LPM_ADD_SUB:335|addcore:adder|addcore:adder0|result_node2
| | | | | | | | +--------------- LC18 |LPM_ADD_SUB:335|addcore:adder|addcore:adder0|result_node3
| | | | | | | | | +------------- LC19 |LPM_ADD_SUB:445|addcore:adder|addcore:adder0|result_node2
| | | | | | | | | | +----------- LC21 |LPM_ADD_SUB:445|addcore:adder|addcore:adder0|result_node3
| | | | | | | | | | | +--------- LC22 |LPM_ADD_SUB:445|addcore:adder|addcore:adder0|result_node4
| | | | | | | | | | | | +------- LC23 |LPM_ADD_SUB:445|addcore:adder|addcore:adder0|result_node5
| | | | | | | | | | | | | +----- LC29 ~171~2
| | | | | | | | | | | | | | +--- LC25 ~171~3
| | | | | | | | | | | | | | | +- LC24 ~316~1
| | | | | | | | | | | | | | | |
| | | | | | | | | | | | | | | | Other LABs fed by signals
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -