⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 trans4_16.qsf

📁 看了好多网了
💻 QSF
字号:
# Copyright (C) 1991-2005 Altera Corporation
# Your use of Altera Corporation's design tools, logic functions 
# and other software and tools, and its AMPP partner logic       
# functions, and any output files any of the foregoing           
# (including device programming or simulation files), and any    
# associated documentation or information are expressly subject  
# to the terms and conditions of the Altera Program License      
# Subscription Agreement, Altera MegaCore Function License       
# Agreement, or other applicable license agreement, including,   
# without limitation, that your use is for the sole purpose of   
# programming logic devices manufactured by Altera and sold by   
# Altera or its authorized distributors.  Please refer to the    
# applicable agreement for further details.


# The default values for assignments are stored in the file
#		trans4_16_assignment_defaults.qdf
# If this file doesn't exist, and for assignments not listed, see file
#		assignment_defaults.qdf

# Altera recommends that you do not modify this file. This
# file is updated automatically by the Quartus II software
# and any changes you make may be lost or overwritten.


# Project-Wide Assignments
# ========================
set_global_assignment -name ORIGINAL_QUARTUS_VERSION "5.0 SP1"
set_global_assignment -name PROJECT_CREATION_TIME_DATE "18:46:44  AUGUST 13, 2005"
set_global_assignment -name LAST_QUARTUS_VERSION "5.0 SP1"
set_global_assignment -name VHDL_FILE trans4_16.vhd

# Pin & Location Assignments
# ==========================
set_location_assignment PIN_9 -to in4[0]
set_location_assignment PIN_5 -to in4[3]
set_location_assignment PIN_6 -to in4[2]
set_location_assignment PIN_8 -to in4[1]
set_location_assignment PIN_18 -to out16[0]
set_location_assignment PIN_20 -to out16[1]
set_location_assignment PIN_21 -to out16[2]
set_location_assignment PIN_22 -to out16[3]
set_location_assignment PIN_24 -to out16[4]
set_location_assignment PIN_25 -to out16[5]
set_location_assignment PIN_27 -to out16[6]
set_location_assignment PIN_28 -to out16[7]
set_location_assignment PIN_29 -to out16[8]
set_location_assignment PIN_30 -to out16[9]
set_location_assignment PIN_31 -to out16[10]
set_location_assignment PIN_33 -to out16[11]
set_location_assignment PIN_34 -to out16[12]
set_location_assignment PIN_35 -to out16[13]
set_location_assignment PIN_36 -to out16[14]
set_location_assignment PIN_37 -to out16[15]

# Analysis & Synthesis Assignments
# ================================
set_global_assignment -name EDA_DESIGN_ENTRY_SYNTHESIS_TOOL "Design Architect"
set_global_assignment -name FAMILY MAX7000S
set_global_assignment -name TOP_LEVEL_ENTITY trans4_16

# Fitter Assignments
# ==================
set_global_assignment -name DEVICE "EPM7128SLC84-15"
set_instance_assignment -name IO_STANDARD TTL -to in4[0]
set_instance_assignment -name IO_STANDARD TTL -to in4[3]
set_instance_assignment -name IO_STANDARD TTL -to in4[2]
set_instance_assignment -name IO_STANDARD TTL -to in4[1]
set_instance_assignment -name IO_STANDARD TTL -to out16[0]
set_instance_assignment -name IO_STANDARD TTL -to out16[1]
set_instance_assignment -name IO_STANDARD TTL -to out16[2]
set_instance_assignment -name IO_STANDARD TTL -to out16[3]
set_instance_assignment -name IO_STANDARD TTL -to out16[4]
set_instance_assignment -name IO_STANDARD TTL -to out16[5]
set_instance_assignment -name IO_STANDARD TTL -to out16[6]
set_instance_assignment -name IO_STANDARD TTL -to out16[7]
set_instance_assignment -name IO_STANDARD TTL -to out16[8]
set_instance_assignment -name IO_STANDARD TTL -to out16[9]
set_instance_assignment -name IO_STANDARD TTL -to out16[10]
set_instance_assignment -name IO_STANDARD TTL -to out16[11]
set_instance_assignment -name IO_STANDARD TTL -to out16[12]
set_instance_assignment -name IO_STANDARD TTL -to out16[13]
set_instance_assignment -name IO_STANDARD TTL -to out16[14]
set_instance_assignment -name IO_STANDARD TTL -to out16[15]

# EDA Netlist Writer Assignments
# ==============================
set_global_assignment -name EDA_SIMULATION_TOOL "ModelSim (VHDL)"
set_global_assignment -name EDA_TIMING_ANALYSIS_TOOL "PrimeTime (VHDL)"

# ---------------------------------------------
# start EDA_TOOL_SETTINGS(eda_design_synthesis)

	# Analysis & Synthesis Assignments
	# ================================
	set_global_assignment -name EDA_INPUT_GND_NAME GROUND -section_id eda_design_synthesis
	set_global_assignment -name EDA_LMF_FILE mnt8_bas.lmf -section_id eda_design_synthesis

# end EDA_TOOL_SETTINGS(eda_design_synthesis)
# -------------------------------------------

# ---------------------------------------
# start EDA_TOOL_SETTINGS(eda_simulation)

	# EDA Netlist Writer Assignments
	# ==============================
	set_global_assignment -name EDA_INCLUDE_VHDL_CONFIGURATION_DECLARATION ON -section_id eda_simulation
	set_global_assignment -name EDA_MAP_ILLEGAL_CHARACTERS ON -section_id eda_simulation
	set_global_assignment -name EDA_OUTPUT_DATA_FORMAT VHDL -section_id eda_simulation

# end EDA_TOOL_SETTINGS(eda_simulation)
# -------------------------------------

# --------------------------------------------
# start EDA_TOOL_SETTINGS(eda_timing_analysis)

	# EDA Netlist Writer Assignments
	# ==============================
	set_global_assignment -name EDA_INCLUDE_VHDL_CONFIGURATION_DECLARATION ON -section_id eda_timing_analysis
	set_global_assignment -name EDA_MAP_ILLEGAL_CHARACTERS ON -section_id eda_timing_analysis
	set_global_assignment -name EDA_OUTPUT_DATA_FORMAT VHDL -section_id eda_timing_analysis

# end EDA_TOOL_SETTINGS(eda_timing_analysis)
# ------------------------------------------

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -