⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 tft.tan.qmsg

📁 stm32数码相框
💻 QMSG
📖 第 1 页 / 共 4 页
字号:
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT" "clkin register lcd:inst\|temp2\[9\] register lcd:inst\|ADDER_TFT\[17\] 50.64 MHz 19.747 ns Internal " "Info: Clock \"clkin\" has Internal fmax of 50.64 MHz between source register \"lcd:inst\|temp2\[9\]\" and destination register \"lcd:inst\|ADDER_TFT\[17\]\" (period= 19.747 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "8.028 ns + Longest register register " "Info: + Longest register to register delay is 8.028 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns lcd:inst\|temp2\[9\] 1 REG LC_X5_Y4_N6 2 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X5_Y4_N6; Fanout = 2; REG Node = 'lcd:inst\|temp2\[9\]'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "" { lcd:inst|temp2[9] } "NODE_NAME" } } { "lcd.v" "" { Text "F:/570/570_h_speed/lcd.v" 275 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_NODE_DELAY" "IC(0.887 ns) + CELL(0.914 ns) 1.801 ns lcd:inst\|Equal4~0 2 COMB LC_X5_Y4_N9 1 " "Info: 2: + IC(0.887 ns) + CELL(0.914 ns) = 1.801 ns; Loc. = LC_X5_Y4_N9; Fanout = 1; COMB Node = 'lcd:inst\|Equal4~0'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "1.801 ns" { lcd:inst|temp2[9] lcd:inst|Equal4~0 } "NODE_NAME" } } { "lcd.v" "" { Text "F:/570/570_h_speed/lcd.v" 220 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_NODE_DELAY" "IC(0.721 ns) + CELL(0.740 ns) 3.262 ns lcd:inst\|Equal4~2 3 COMB LC_X5_Y4_N0 2 " "Info: 3: + IC(0.721 ns) + CELL(0.740 ns) = 3.262 ns; Loc. = LC_X5_Y4_N0; Fanout = 2; COMB Node = 'lcd:inst\|Equal4~2'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "1.461 ns" { lcd:inst|Equal4~0 lcd:inst|Equal4~2 } "NODE_NAME" } } { "lcd.v" "" { Text "F:/570/570_h_speed/lcd.v" 220 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_NODE_DELAY" "IC(0.773 ns) + CELL(0.511 ns) 4.546 ns lcd:inst\|ADDER_TFT\[17\]~37 4 COMB LC_X5_Y4_N5 18 " "Info: 4: + IC(0.773 ns) + CELL(0.511 ns) = 4.546 ns; Loc. = LC_X5_Y4_N5; Fanout = 18; COMB Node = 'lcd:inst\|ADDER_TFT\[17\]~37'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "1.284 ns" { lcd:inst|Equal4~2 lcd:inst|ADDER_TFT[17]~37 } "NODE_NAME" } } { "lcd.v" "" { Text "F:/570/570_h_speed/lcd.v" 117 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_NODE_DELAY" "IC(2.239 ns) + CELL(1.243 ns) 8.028 ns lcd:inst\|ADDER_TFT\[17\] 5 REG LC_X11_Y4_N8 2 " "Info: 5: + IC(2.239 ns) + CELL(1.243 ns) = 8.028 ns; Loc. = LC_X11_Y4_N8; Fanout = 2; REG Node = 'lcd:inst\|ADDER_TFT\[17\]'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "3.482 ns" { lcd:inst|ADDER_TFT[17]~37 lcd:inst|ADDER_TFT[17] } "NODE_NAME" } } { "lcd.v" "" { Text "F:/570/570_h_speed/lcd.v" 117 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.408 ns ( 42.45 % ) " "Info: Total cell delay = 3.408 ns ( 42.45 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 -1} { "Info" "ITDB_TOTAL_IC_DELAY" "4.620 ns ( 57.55 % ) " "Info: Total interconnect delay = 4.620 ns ( 57.55 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 -1}  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "8.028 ns" { lcd:inst|temp2[9] lcd:inst|Equal4~0 lcd:inst|Equal4~2 lcd:inst|ADDER_TFT[17]~37 lcd:inst|ADDER_TFT[17] } "NODE_NAME" } } { "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "8.028 ns" { lcd:inst|temp2[9] {} lcd:inst|Equal4~0 {} lcd:inst|Equal4~2 {} lcd:inst|ADDER_TFT[17]~37 {} lcd:inst|ADDER_TFT[17] {} } { 0.000ns 0.887ns 0.721ns 0.773ns 2.239ns } { 0.000ns 0.914ns 0.740ns 0.511ns 1.243ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0 -1} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "-11.010 ns - Smallest " "Info: - Smallest clock skew is -11.010 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clkin destination 3.681 ns + Shortest register " "Info: + Shortest clock path from clock \"clkin\" to destination register is 3.681 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.163 ns) 1.163 ns clkin 1 CLK PIN_20 170 " "Info: 1: + IC(0.000 ns) + CELL(1.163 ns) = 1.163 ns; Loc. = PIN_20; Fanout = 170; CLK Node = 'clkin'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "" { clkin } "NODE_NAME" } } { "TFT.bdf" "" { Schematic "F:/570/570_h_speed/TFT.bdf" { { 128 -192 -24 144 "clkin" "" } } } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_NODE_DELAY" "IC(1.600 ns) + CELL(0.918 ns) 3.681 ns lcd:inst\|ADDER_TFT\[17\] 2 REG LC_X11_Y4_N8 2 " "Info: 2: + IC(1.600 ns) + CELL(0.918 ns) = 3.681 ns; Loc. = LC_X11_Y4_N8; Fanout = 2; REG Node = 'lcd:inst\|ADDER_TFT\[17\]'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "2.518 ns" { clkin lcd:inst|ADDER_TFT[17] } "NODE_NAME" } } { "lcd.v" "" { Text "F:/570/570_h_speed/lcd.v" 117 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.081 ns ( 56.53 % ) " "Info: Total cell delay = 2.081 ns ( 56.53 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 -1} { "Info" "ITDB_TOTAL_IC_DELAY" "1.600 ns ( 43.47 % ) " "Info: Total interconnect delay = 1.600 ns ( 43.47 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 -1}  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "3.681 ns" { clkin lcd:inst|ADDER_TFT[17] } "NODE_NAME" } } { "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "3.681 ns" { clkin {} clkin~combout {} lcd:inst|ADDER_TFT[17] {} } { 0.000ns 0.000ns 1.600ns } { 0.000ns 1.163ns 0.918ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0 -1} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clkin source 14.691 ns - Longest register " "Info: - Longest clock path from clock \"clkin\" to source register is 14.691 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.163 ns) 1.163 ns clkin 1 CLK PIN_20 170 " "Info: 1: + IC(0.000 ns) + CELL(1.163 ns) = 1.163 ns; Loc. = PIN_20; Fanout = 170; CLK Node = 'clkin'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "" { clkin } "NODE_NAME" } } { "TFT.bdf" "" { Schematic "F:/570/570_h_speed/TFT.bdf" { { 128 -192 -24 144 "clkin" "" } } } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_NODE_DELAY" "IC(1.600 ns) + CELL(1.294 ns) 4.057 ns lcd:inst\|CLKOUT 2 REG LC_X12_Y4_N8 16 " "Info: 2: + IC(1.600 ns) + CELL(1.294 ns) = 4.057 ns; Loc. = LC_X12_Y4_N8; Fanout = 16; REG Node = 'lcd:inst\|CLKOUT'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "2.894 ns" { clkin lcd:inst|CLKOUT } "NODE_NAME" } } { "lcd.v" "" { Text "F:/570/570_h_speed/lcd.v" 5 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_NODE_DELAY" "IC(4.210 ns) + CELL(1.294 ns) 9.561 ns lcd:inst\|HSYNC 3 REG LC_X8_Y4_N5 18 " "Info: 3: + IC(4.210 ns) + CELL(1.294 ns) = 9.561 ns; Loc. = LC_X8_Y4_N5; Fanout = 18; REG Node = 'lcd:inst\|HSYNC'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "5.504 ns" { lcd:inst|CLKOUT lcd:inst|HSYNC } "NODE_NAME" } } { "lcd.v" "" { Text "F:/570/570_h_speed/lcd.v" 5 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_NODE_DELAY" "IC(4.212 ns) + CELL(0.918 ns) 14.691 ns lcd:inst\|temp2\[9\] 4 REG LC_X5_Y4_N6 2 " "Info: 4: + IC(4.212 ns) + CELL(0.918 ns) = 14.691 ns; Loc. = LC_X5_Y4_N6; Fanout = 2; REG Node = 'lcd:inst\|temp2\[9\]'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "5.130 ns" { lcd:inst|HSYNC lcd:inst|temp2[9] } "NODE_NAME" } } { "lcd.v" "" { Text "F:/570/570_h_speed/lcd.v" 275 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_TOTAL_CELL_DELAY" "4.669 ns ( 31.78 % ) " "Info: Total cell delay = 4.669 ns ( 31.78 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 -1} { "Info" "ITDB_TOTAL_IC_DELAY" "10.022 ns ( 68.22 % ) " "Info: Total interconnect delay = 10.022 ns ( 68.22 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 -1}  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "14.691 ns" { clkin lcd:inst|CLKOUT lcd:inst|HSYNC lcd:inst|temp2[9] } "NODE_NAME" } } { "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "14.691 ns" { clkin {} clkin~combout {} lcd:inst|CLKOUT {} lcd:inst|HSYNC {} lcd:inst|temp2[9] {} } { 0.000ns 0.000ns 1.600ns 4.210ns 4.212ns } { 0.000ns 1.163ns 1.294ns 1.294ns 0.918ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0 -1}  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "3.681 ns" { clkin lcd:inst|ADDER_TFT[17] } "NODE_NAME" } } { "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "3.681 ns" { clkin {} clkin~combout {} lcd:inst|ADDER_TFT[17] {} } { 0.000ns 0.000ns 1.600ns } { 0.000ns 1.163ns 0.918ns } "" } } { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "14.691 ns" { clkin lcd:inst|CLKOUT lcd:inst|HSYNC lcd:inst|temp2[9] } "NODE_NAME" } } { "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "14.691 ns" { clkin {} clkin~combout {} lcd:inst|CLKOUT {} lcd:inst|HSYNC {} lcd:inst|temp2[9] {} } { 0.000ns 0.000ns 1.600ns 4.210ns 4.212ns } { 0.000ns 1.163ns 1.294ns 1.294ns 0.918ns } "" } }  } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0 -1} { "Info" "ITDB_FULL_TCO_DELAY" "0.376 ns + " "Info: + Micro clock to output delay of source is 0.376 ns" {  } { { "lcd.v" "" { Text "F:/570/570_h_speed/lcd.v" 275 -1 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0 -1} { "Info" "ITDB_FULL_TSU_DELAY" "0.333 ns + " "Info: + Micro setup delay of destination is 0.333 ns" {  } { { "lcd.v" "" { Text "F:/570/570_h_speed/lcd.v" 117 -1 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0 -1}  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "8.028 ns" { lcd:inst|temp2[9] lcd:inst|Equal4~0 lcd:inst|Equal4~2 lcd:inst|ADDER_TFT[17]~37 lcd:inst|ADDER_TFT[17] } "NODE_NAME" } } { "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "8.028 ns" { lcd:inst|temp2[9] {} lcd:inst|Equal4~0 {} lcd:inst|Equal4~2 {} lcd:inst|ADDER_TFT[17]~37 {} lcd:inst|ADDER_TFT[17] {} } { 0.000ns 0.887ns 0.721ns 0.773ns 2.239ns } { 0.000ns 0.914ns 0.740ns 0.511ns 1.243ns } "" } } { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "3.681 ns" { clkin lcd:inst|ADDER_TFT[17] } "NODE_NAME" } } { "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "3.681 ns" { clkin {} clkin~combout {} lcd:inst|ADDER_TFT[17] {} } { 0.000ns 0.000ns 1.600ns } { 0.000ns 1.163ns 0.918ns } "" } } { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "14.691 ns" { clkin lcd:inst|CLKOUT lcd:inst|HSYNC lcd:inst|temp2[9] } "NODE_NAME" } } { "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "14.691 ns" { clkin {} clkin~combout {} lcd:inst|CLKOUT {} lcd:inst|HSYNC {} lcd:inst|temp2[9] {} } { 0.000ns 0.000ns 1.600ns 4.210ns 4.212ns } { 0.000ns 1.163ns 1.294ns 1.294ns 0.918ns } "" } }  } 0 0 "Clock \"%1!s!\" has %8!s! fmax of %6!s! between source %2!s! \"%3!s!\" and destination %4!s! \"%5!s!\" (period= %7!s!)" 0 0 "" 0 -1}
{ "Warning" "WTAN_CLOCK_WILL_NOT_OPERATE" "clkin 28 " "Warning: Circuit may not operate. Detected 28 non-operational path(s) clocked by clock \"clkin\" with clock skew larger than data delay. See Compilation Report for details." {  } {  } 0 0 "Circuit may not operate. Detected %2!d! non-operational path(s) clocked by clock \"%1!s!\" with clock skew larger than data delay. See Compilation Report for details." 0 0 "" 0 -1}
{ "Info" "ITDB_FULL_NEGATIVE_HOLD_RESULT" "lcd:inst\|delay lcd:inst\|temp2\[6\] clkin 6.242 ns " "Info: Found hold time violation between source  pin or register \"lcd:inst\|delay\" and destination pin or register \"lcd:inst\|temp2\[6\]\" for clock \"clkin\" (Hold time is 6.242 ns)" { { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "11.010 ns + Largest " "Info: + Largest clock skew is 11.010 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clkin destination 14.691 ns + Longest register " "Info: + Longest clock path from clock \"clkin\" to destination register is 14.691 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.163 ns) 1.163 ns clkin 1 CLK PIN_20 170 " "Info: 1: + IC(0.000 ns) + CELL(1.163 ns) = 1.163 ns; Loc. = PIN_20; Fanout = 170; CLK Node = 'clkin'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "" { clkin } "NODE_NAME" } } { "TFT.bdf" "" { Schematic "F:/570/570_h_speed/TFT.bdf" { { 128 -192 -24 144 "clkin" "" } } } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_NODE_DELAY" "IC(1.600 ns) + CELL(1.294 ns) 4.057 ns lcd:inst\|CLKOUT 2 REG LC_X12_Y4_N8 16 " "Info: 2: + IC(1.600 ns) + CELL(1.294 ns) = 4.057 ns; Loc. = LC_X12_Y4_N8; Fanout = 16; REG Node = 'lcd:inst\|CLKOUT'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "2.894 ns" { clkin lcd:inst|CLKOUT } "NODE_NAME" } } { "lcd.v" "" { Text "F:/570/570_h_speed/lcd.v" 5 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_NODE_DELAY" "IC(4.210 ns) + CELL(1.294 ns) 9.561 ns lcd:inst\|HSYNC 3 REG LC_X8_Y4_N5 18 " "Info: 3: + IC(4.210 ns) + CELL(1.294 ns) = 9.561 ns; Loc. = LC_X8_Y4_N5; Fanout = 18; REG Node = 'lcd:inst\|HSYNC'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "5.504 ns" { lcd:inst|CLKOUT lcd:inst|HSYNC } "NODE_NAME" } } { "lcd.v" "" { Text "F:/570/570_h_speed/lcd.v" 5 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_NODE_DELAY" "IC(4.212 ns) + CELL(0.918 ns) 14.691 ns lcd:inst\|temp2\[6\] 4 REG LC_X5_Y4_N9 4 " "Info: 4: + IC(4.212 ns) + CELL(0.918 ns) = 14.691 ns; Loc. = LC_X5_Y4_N9; Fanout = 4; REG Node = 'lcd:inst\|temp2\[6\]'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "5.130 ns" { lcd:inst|HSYNC lcd:inst|temp2[6] } "NODE_NAME" } } { "lcd.v" "" { Text "F:/570/570_h_speed/lcd.v" 275 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_TOTAL_CELL_DELAY" "4.669 ns ( 31.78 % ) " "Info: Total cell delay = 4.669 ns ( 31.78 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 -1} { "Info" "ITDB_TOTAL_IC_DELAY" "10.022 ns ( 68.22 % ) " "Info: Total interconnect delay = 10.022 ns ( 68.22 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 -1}  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "14.691 ns" { clkin lcd:inst|CLKOUT lcd:inst|HSYNC lcd:inst|temp2[6] } "NODE_NAME" } } { "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "14.691 ns" { clkin {} clkin~combout {} lcd:inst|CLKOUT {} lcd:inst|HSYNC {} lcd:inst|temp2[6] {} } { 0.000ns 0.000ns 1.600ns 4.210ns 4.212ns } { 0.000ns 1.163ns 1.294ns 1.294ns 0.918ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0 -1} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clkin source 3.681 ns - Shortest register " "Info: - Shortest clock path from clock \"clkin\" to source register is 3.681 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.163 ns) 1.163 ns clkin 1 CLK PIN_20 170 " "Info: 1: + IC(0.000 ns) + CELL(1.163 ns) = 1.163 ns; Loc. = PIN_20; Fanout = 170; CLK Node = 'clkin'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "" { clkin } "NODE_NAME" } } { "TFT.bdf" "" { Schematic "F:/570/570_h_speed/TFT.bdf" { { 128 -192 -24 144 "clkin" "" } } } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_NODE_DELAY" "IC(1.600 ns) + CELL(0.918 ns) 3.681 ns lcd:inst\|delay 2 REG LC_X4_Y6_N8 45 " "Info: 2: + IC(1.600 ns) + CELL(0.918 ns) = 3.681 ns; Loc. = LC_X4_Y6_N8; Fanout = 45; REG Node = 'lcd:inst\|delay'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "2.518 ns" { clkin lcd:inst|delay } "NODE_NAME" } } { "lcd.v" "" { Text "F:/570/570_h_speed/lcd.v" 8 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.081 ns ( 56.53 % ) " "Info: Total cell delay = 2.081 ns ( 56.53 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 -1} { "Info" "ITDB_TOTAL_IC_DELAY" "1.600 ns ( 43.47 % ) " "Info: Total interconnect delay = 1.600 ns ( 43.47 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 -1}  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "3.681 ns" { clkin lcd:inst|delay } "NODE_NAME" } } { "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "3.681 ns" { clkin {} clkin~combout {} lcd:inst|delay {} } { 0.000ns 0.000ns 1.600ns } { 0.000ns 1.163ns 0.918ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0 -1}  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "14.691 ns" { clkin lcd:inst|CLKOUT lcd:inst|HSYNC lcd:inst|temp2[6] } "NODE_NAME" } } { "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "14.691 ns" { clkin {} clkin~combout {} lcd:inst|CLKOUT {} lcd:inst|HSYNC {} lcd:inst|temp2[6] {} } { 0.000ns 0.000ns 1.600ns 4.210ns 4.212ns } { 0.000ns 1.163ns 1.294ns 1.294ns 0.918ns } "" } } { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "3.681 ns" { clkin lcd:inst|delay } "NODE_NAME" } } { "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "3.681 ns" { clkin {} clkin~combout {} lcd:inst|delay {} } { 0.000ns 0.000ns 1.600ns } { 0.000ns 1.163ns 0.918ns } "" } }  } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0 -1} { "Info" "ITDB_FULL_TCO_DELAY" "0.376 ns - " "Info: - Micro clock to output delay of source is 0.376 ns" {  } { { "lcd.v" "" { Text "F:/570/570_h_speed/lcd.v" 8 -1 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0 -1} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "4.613 ns - Shortest register register " "Info: - Shortest register to register delay is 4.613 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns lcd:inst\|delay 1 REG LC_X4_Y6_N8 45 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LC_X4_Y6_N8; Fanout = 45; REG Node = 'lcd:inst\|delay'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "" { lcd:inst|delay } "NODE_NAME" } } { "lcd.v" "" { Text "F:/570/570_h_speed/lcd.v" 8 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_NODE_DELAY" "IC(3.370 ns) + CELL(1.243 ns) 4.613 ns lcd:inst\|temp2\[6\] 2 REG LC_X5_Y4_N9 4 " "Info: 2: + IC(3.370 ns) + CELL(1.243 ns) = 4.613 ns; Loc. = LC_X5_Y4_N9; Fanout = 4; REG Node = 'lcd:inst\|temp2\[6\]'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "4.613 ns" { lcd:inst|delay lcd:inst|temp2[6] } "NODE_NAME" } } { "lcd.v" "" { Text "F:/570/570_h_speed/lcd.v" 275 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.243 ns ( 26.95 % ) " "Info: Total cell delay = 1.243 ns ( 26.95 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 -1} { "Info" "ITDB_TOTAL_IC_DELAY" "3.370 ns ( 73.05 % ) " "Info: Total interconnect delay = 3.370 ns ( 73.05 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 -1}  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "4.613 ns" { lcd:inst|delay lcd:inst|temp2[6] } "NODE_NAME" } } { "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "4.613 ns" { lcd:inst|delay {} lcd:inst|temp2[6] {} } { 0.000ns 3.370ns } { 0.000ns 1.243ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0 -1} { "Info" "ITDB_FULL_TH_DELAY" "0.221 ns + " "Info: + Micro hold delay of destination is 0.221 ns" {  } { { "lcd.v" "" { Text "F:/570/570_h_speed/lcd.v" 275 -1 0 } }  } 0 0 "%2!c! Micro hold delay of destination is %1!s!" 0 0 "" 0 -1}  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "14.691 ns" { clkin lcd:inst|CLKOUT lcd:inst|HSYNC lcd:inst|temp2[6] } "NODE_NAME" } } { "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "14.691 ns" { clkin {} clkin~combout {} lcd:inst|CLKOUT {} lcd:inst|HSYNC {} lcd:inst|temp2[6] {} } { 0.000ns 0.000ns 1.600ns 4.210ns 4.212ns } { 0.000ns 1.163ns 1.294ns 1.294ns 0.918ns } "" } } { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "3.681 ns" { clkin lcd:inst|delay } "NODE_NAME" } } { "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "3.681 ns" { clkin {} clkin~combout {} lcd:inst|delay {} } { 0.000ns 0.000ns 1.600ns } { 0.000ns 1.163ns 0.918ns } "" } } { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "4.613 ns" { lcd:inst|delay lcd:inst|temp2[6] } "NODE_NAME" } } { "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "4.613 ns" { lcd:inst|delay {} lcd:inst|temp2[6] {} } { 0.000ns 3.370ns } { 0.000ns 1.243ns } "" } }  } 0 0 "Found hold time violation between source  pin or register \"%1!s!\" and destination pin or register \"%2!s!\" for clock \"%3!s!\" (Hold time is %4!s!)" 0 0 "" 0 -1}
{ "Info" "ITDB_TSU_RESULT" "lcd:inst\|DATA\[10\] sram_data\[10\] clkin 2.031 ns register " "Info: tsu for register \"lcd:inst\|DATA\[10\]\" (data pin = \"sram_data\[10\]\", clock pin = \"clkin\") is 2.031 ns" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "5.379 ns + Longest pin register " "Info: + Longest pin to register delay is 5.379 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns sram_data\[10\] 1 PIN PIN_80 1 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = PIN_80; Fanout = 1; PIN Node = 'sram_data\[10\]'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "" { sram_data[10] } "NODE_NAME" } } { "TFT.bdf" "" { Schematic "F:/570/570_h_speed/TFT.bdf" { { 96 320 498 112 "sram_data\[15..0\]" "" } } } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.132 ns) 1.132 ns sram_data~5 2 COMB IOC_X13_Y2_N0 1 " "Info: 2: + IC(0.000 ns) + CELL(1.132 ns) = 1.132 ns; Loc. = IOC_X13_Y2_N0; Fanout = 1; COMB Node = 'sram_data~5'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "1.132 ns" { sram_data[10] sram_data~5 } "NODE_NAME" } } { "TFT.bdf" "" { Schematic "F:/570/570_h_speed/TFT.bdf" { { 96 320 498 112 "sram_data\[15..0\]" "" } } } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_NODE_DELAY" "IC(3.064 ns) + CELL(1.183 ns) 5.379 ns lcd:inst\|DATA\[10\] 3 REG LC_X11_Y6_N6 1 " "Info: 3: + IC(3.064 ns) + CELL(1.183 ns) = 5.379 ns; Loc. = LC_X11_Y6_N6; Fanout = 1; REG Node = 'lcd:inst\|DATA\[10\]'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "4.247 ns" { sram_data~5 lcd:inst|DATA[10] } "NODE_NAME" } } { "lcd.v" "" { Text "F:/570/570_h_speed/lcd.v" 117 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.315 ns ( 43.04 % ) " "Info: Total cell delay = 2.315 ns ( 43.04 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 -1} { "Info" "ITDB_TOTAL_IC_DELAY" "3.064 ns ( 56.96 % ) " "Info: Total interconnect delay = 3.064 ns ( 56.96 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 -1}  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "5.379 ns" { sram_data[10] sram_data~5 lcd:inst|DATA[10] } "NODE_NAME" } } { "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "5.379 ns" { sram_data[10] {} sram_data~5 {} lcd:inst|DATA[10] {} } { 0.000ns 0.000ns 3.064ns } { 0.000ns 1.132ns 1.183ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0 -1} { "Info" "ITDB_FULL_TSU_DELAY" "0.333 ns + " "Info: + Micro setup delay of destination is 0.333 ns" {  } { { "lcd.v" "" { Text "F:/570/570_h_speed/lcd.v" 117 -1 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0 -1} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "clkin destination 3.681 ns - Shortest register " "Info: - Shortest clock path from clock \"clkin\" to destination register is 3.681 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.163 ns) 1.163 ns clkin 1 CLK PIN_20 170 " "Info: 1: + IC(0.000 ns) + CELL(1.163 ns) = 1.163 ns; Loc. = PIN_20; Fanout = 170; CLK Node = 'clkin'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "" { clkin } "NODE_NAME" } } { "TFT.bdf" "" { Schematic "F:/570/570_h_speed/TFT.bdf" { { 128 -192 -24 144 "clkin" "" } } } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_NODE_DELAY" "IC(1.600 ns) + CELL(0.918 ns) 3.681 ns lcd:inst\|DATA\[10\] 2 REG LC_X11_Y6_N6 1 " "Info: 2: + IC(1.600 ns) + CELL(0.918 ns) = 3.681 ns; Loc. = LC_X11_Y6_N6; Fanout = 1; REG Node = 'lcd:inst\|DATA\[10\]'" {  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "2.518 ns" { clkin lcd:inst|DATA[10] } "NODE_NAME" } } { "lcd.v" "" { Text "F:/570/570_h_speed/lcd.v" 117 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 -1} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.081 ns ( 56.53 % ) " "Info: Total cell delay = 2.081 ns ( 56.53 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 -1} { "Info" "ITDB_TOTAL_IC_DELAY" "1.600 ns ( 43.47 % ) " "Info: Total interconnect delay = 1.600 ns ( 43.47 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 -1}  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "3.681 ns" { clkin lcd:inst|DATA[10] } "NODE_NAME" } } { "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "3.681 ns" { clkin {} clkin~combout {} lcd:inst|DATA[10] {} } { 0.000ns 0.000ns 1.600ns } { 0.000ns 1.163ns 0.918ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0 -1}  } { { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "5.379 ns" { sram_data[10] sram_data~5 lcd:inst|DATA[10] } "NODE_NAME" } } { "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "5.379 ns" { sram_data[10] {} sram_data~5 {} lcd:inst|DATA[10] {} } { 0.000ns 0.000ns 3.064ns } { 0.000ns 1.132ns 1.183ns } "" } } { "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/electron/altera/91/quartus/bin/TimingClosureFloorplan.fld" "" "3.681 ns" { clkin lcd:inst|DATA[10] } "NODE_NAME" } } { "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/electron/altera/91/quartus/bin/Technology_Viewer.qrui" "3.681 ns" { clkin {} clkin~combout {} lcd:inst|DATA[10] {} } { 0.000ns 0.000ns 1.600ns } { 0.000ns 1.163ns 0.918ns } "" } }  } 0 0 "tsu for %5!s! \"%1!s!\" (data pin = \"%2!s!\", clock pin = \"%3!s!\") is %4!s!" 0 0 "" 0 -1}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -