⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 alu.rpt

📁 用vhdl写的
💻 RPT
📖 第 1 页 / 共 3 页
字号:
Project Information                                        d:\xiaoning\alu.rpt

MAX+plus II Compiler Report File
Version 10.0 9/14/2000
Compiled: 12/01/2004 11:26:49

Copyright (C) 1988-2000 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


ALU


** DEVICE SUMMARY **

Chip/                     Input   Output   Bidir         Shareable
POF       Device          Pins    Pins     Pins     LCs  Expanders  % Utilized

alu       EPM7064LC44-7    18       10       0      47      37          73 %

User Pins:                 18       10       0  



Project Information                                        d:\xiaoning\alu.rpt

** FILE HIERARCHY **



|lpm_add_sub:141|
|lpm_add_sub:141|addcore:adder|
|lpm_add_sub:141|altshift:result_ext_latency_ffs|
|lpm_add_sub:141|altshift:carry_ext_latency_ffs|
|lpm_add_sub:141|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:236|
|lpm_add_sub:236|addcore:adder|
|lpm_add_sub:236|altshift:result_ext_latency_ffs|
|lpm_add_sub:236|altshift:carry_ext_latency_ffs|
|lpm_add_sub:236|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:396|
|lpm_add_sub:396|addcore:adder|
|lpm_add_sub:396|altshift:result_ext_latency_ffs|
|lpm_add_sub:396|altshift:carry_ext_latency_ffs|
|lpm_add_sub:396|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                               d:\xiaoning\alu.rpt
alu

***** Logic for device 'alu' compiled without errors.




Device: EPM7064LC44-7

Device Options:
    Turbo Bit                                    = ON
    Security Bit                                 = OFF

                                         R  R  
                                         E  E  
                                         S  S  
                                         E  E  
                                         R  R  
                       V  G  G  G  G  G  V  V  
              s  s  b  C  N  N  N  N  N  E  E  
              1  0  0  C  D  D  D  D  D  D  D  
            -----------------------------------_ 
          /   6  5  4  3  2  1 44 43 42 41 40   | 
      a0 |  7                                39 | RESERVED 
      b4 |  8                                38 | b3 
      a5 |  9                                37 | RESERVED 
     GND | 10                                36 | b6 
      a4 | 11                                35 | VCC 
      b5 | 12         EPM7064LC44-7          34 | a7 
 bcdout2 | 13                                33 | a6 
 bcdout3 | 14                                32 | a3 
     VCC | 15                                31 | a1 
 bcdout4 | 16                                30 | GND 
 bcdout5 | 17                                29 | a2 
         |_  18 19 20 21 22 23 24 25 26 27 28  _| 
           ------------------------------------ 
              b  c  b  z  G  V  b  b  b  b  b  
              c  y  c  i  N  C  1  c  2  c  7  
              d     d     D  C     d     d     
              o     o              o     o     
              u     u              u     u     
              t     t              t     t     
              6     7              1     0     
                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCC = Dedicated power pin, which MUST be connected to VCC.
GND = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.



Device-Specific Information:                               d:\xiaoning\alu.rpt
alu

** RESOURCE USAGE **

                                                Shareable     External
Logic Array Block     Logic Cells   I/O Pins    Expanders   Interconnect

A:     LC1 - LC16     6/16( 37%)   8/ 8(100%)  12/16( 75%)  12/36( 33%) 
B:    LC17 - LC32    10/16( 62%)   8/ 8(100%)   1/16(  6%)  31/36( 86%) 
C:    LC33 - LC48    15/16( 93%)   8/ 8(100%)  13/16( 81%)  16/36( 44%) 
D:    LC49 - LC64    16/16(100%)   4/ 8( 50%)  16/16(100%)  18/36( 50%) 


Total dedicated input pins used:                 0/4      (  0%)
Total I/O pins used:                            28/32     ( 87%)
Total logic cells used:                         47/64     ( 73%)
Total shareable expanders used:                 37/64     ( 57%)
Total Turbo logic cells used:                   47/64     ( 73%)
Total shareable expanders not available (n/a):   5/64     (  7%)
Average fan-in:                                  5.68
Total fan-in:                                   267

Total input pins required:                      18
Total output pins required:                     10
Total bidirectional pins required:               0
Total logic cells required:                     47
Total flipflops required:                        0
Total product terms required:                  172
Total logic cells lending parallel expanders:    0
Total shareable expanders in database:          31

Synthesized logic cells:                        12/  64   ( 18%)



Device-Specific Information:                               d:\xiaoning\alu.rpt
alu

** INPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   7    (8)  (A)      INPUT               0      0   0    0    0    1   21  a0
  31   (46)  (C)      INPUT               0      0   0    0    0    0   21  a1
  29   (41)  (C)      INPUT               0      0   0    0    0    0   18  a2
  32   (48)  (C)      INPUT               0      0   0    0    0    0   15  a3
  11    (3)  (A)      INPUT               0      0   0    0    0    0   15  a4
   9    (4)  (A)      INPUT               0      0   0    0    0    0   13  a5
  33   (49)  (D)      INPUT               0      0   0    0    0    0    9  a6
  34   (51)  (D)      INPUT               0      0   0    0    0    0    6  a7
   4   (16)  (A)      INPUT               0      0   0    0    0    1   14  b0
  24   (33)  (C)      INPUT               0      0   0    0    0    0   14  b1
  26   (36)  (C)      INPUT               0      0   0    0    0    0   12  b2
  38   (56)  (D)      INPUT               0      0   0    0    0    0   10  b3
   8    (5)  (A)      INPUT               0      0   0    0    0    0   11  b4
  12    (1)  (A)      INPUT               0      0   0    0    0    0   10  b5
  36   (52)  (D)      INPUT               0      0   0    0    0    0    7  b6
  28   (40)  (C)      INPUT               0      0   0    0    0    0    5  b7
   5   (14)  (A)      INPUT               0      0   0    0    0   10    0  s0
   6   (11)  (A)      INPUT               0      0   0    0    0   10    0  s1


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               d:\xiaoning\alu.rpt
alu

** OUTPUTS **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
  27     37    C     OUTPUT      t        0      0   0    4    0    0    0  bcdout0
  25     35    C     OUTPUT      t        0      0   0    2    3    0    0  bcdout1
  13     32    B     OUTPUT      t        0      0   0    2    3    0    0  bcdout2
  14     30    B     OUTPUT      t        0      0   0    2    3    0    0  bcdout3
  16     25    B     OUTPUT      t        0      0   0    2    3    0    0  bcdout4
  17     24    B     OUTPUT      t        0      0   0    2    3    0    0  bcdout5
  18     21    B     OUTPUT      t        0      0   0    2    3    0    0  bcdout6
  20     19    B     OUTPUT      t        0      0   0    2    3    0    0  bcdout7
  19     20    B     OUTPUT      t        1      1   0    2    1    0    0  cy
  21     17    B     OUTPUT      t        1      1   0    2    9    0    0  zi


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               d:\xiaoning\alu.rpt
alu

** BURIED LOGIC **

                                         Shareable
                                         Expanders     Fan-In    Fan-Out
 Pin     LC  LAB  Primitive    Code   Total Shared n/a INP  FBK  OUT  FBK  Name
   -     47    C       SOFT      t        2      2   0    6    0    0    1  |LPM_ADD_SUB:141|addcore:adder|gcp2
 (31)    46    C       SOFT      t        4      4   0    8    0    0    4  |LPM_ADD_SUB:141|addcore:adder|g4
   -     45    C       SOFT      t        2      1   0    4    0    1    0  |LPM_ADD_SUB:141|addcore:adder|result_node1
   -     34    C       SOFT      t        3      2   0    6    0    1    0  |LPM_ADD_SUB:141|addcore:adder|result_node2
   -     43    C       SOFT      t        2      2   0    2    1    1    0  |LPM_ADD_SUB:141|addcore:adder|result_node3
  (5)    14    A       SOFT      t        2      1   0    2    1    1    0  |LPM_ADD_SUB:141|addcore:adder|result_node4
   -      6    A       SOFT      t        3      2   0    4    1    1    0  |LPM_ADD_SUB:141|addcore:adder|result_node5
   -     13    A       SOFT      t        4      3   0    6    1    1    0  |LPM_ADD_SUB:141|addcore:adder|result_node6
   -     15    A       SOFT      t        6      3   1    8    1    1    0  |LPM_ADD_SUB:141|addcore:adder|result_node7
 (41)    64    D       SOFT      t        2      2   0    6    0    0    1  |LPM_ADD_SUB:236|addcore:adder|g2cp2
   -     63    D       SOFT      t        3      3   0    8    0    0    4  |LPM_ADD_SUB:236|addcore:adder|g4
   -     44    C       SOFT      t        3      3   0    4    0    1    0  |LPM_ADD_SUB:236|addcore:adder|result_node1
 (38)    56    D       SOFT      t        4      4   0    6    0    1    0  |LPM_ADD_SUB:236|addcore:adder|result_node2
   -     55    D       SOFT      t        6      5   1    8    0    1    0  |LPM_ADD_SUB:236|addcore:adder|result_node3
   -     54    D       SOFT      t        6      6   0   10    1    1    0  |LPM_ADD_SUB:236|addcore:adder|result_node4
 (34)    51    D       SOFT      t        7      6   0   12    1    1    0  |LPM_ADD_SUB:236|addcore:adder|result_node5
   -     50    D       SOFT      t        9      7   1   14    1    1    0  |LPM_ADD_SUB:236|addcore:adder|result_node6
 (33)    49    D       SOFT      t        9      7   0   16    2    1    0  |LPM_ADD_SUB:236|addcore:adder|result_node7
 (26)    36    C       SOFT      t        0      0   0    2    0    1    0  |LPM_ADD_SUB:396|addcore:adder|result_node1
 (36)    52    D       SOFT      t        0      0   0    3    0    1    0  |LPM_ADD_SUB:396|addcore:adder|result_node2
 (37)    53    D       SOFT      t        0      0   0    4    0    1    0  |LPM_ADD_SUB:396|addcore:adder|result_node3
 (39)    57    D       SOFT      t        0      0   0    5    0    1    0  |LPM_ADD_SUB:396|addcore:adder|result_node4
   -     58    D       SOFT      t        0      0   0    6    0    1    0  |LPM_ADD_SUB:396|addcore:adder|result_node5
 (40)    62    D       SOFT      t        0      0   0    7    0    1    0  |LPM_ADD_SUB:396|addcore:adder|result_node6
   -     61    D       SOFT      t        0      0   0    8    0    1    0  |LPM_ADD_SUB:396|addcore:adder|result_node7
 (12)     1    A       SOFT    s t        3      1   1    6    2    0    1  ~263~1
   -     18    B       SOFT    s t        0      0   0    2    0    0    1  ~275~1
 (24)    33    C       SOFT    s t        5      4   1   10    0    0    1  ~276~1
   -     59    D       SOFT    s t        0      0   0    2    0    1    0  ~315~1
   -     60    D       SOFT    s t        0      0   0    2    0    1    0  ~316~1
   -     22    B       SOFT    s t        0      0   0    2    0    1    0  ~317~1
   -     38    C       SOFT    s t        0      0   0    2    0    1    0  ~318~1
   -     39    C       SOFT    s t        0      0   0    2    0    1    0  ~319~1
 (28)    40    C       SOFT    s t        0      0   0    2    0    1    0  ~320~1
 (29)    41    C       SOFT    s t        0      0   0    2    0    1    0  ~321~1
   -     42    C       SOFT    s t        0      0   0    2    0    1    0  ~322~1
   -      9    A       SOFT    s t        0      0   0    2    1    2    0  ~347~1


Code:

s = Synthesized pin or logic cell
t = Turbo logic cell
+ = Synchronous flipflop
! = NOT gate push-back
r = Fitter-inserted logic cell


Device-Specific Information:                               d:\xiaoning\alu.rpt
alu

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'A':

                     Logic cells placed in LAB 'A'
        +----------- LC14 |LPM_ADD_SUB:141|addcore:adder|result_node4
        | +--------- LC6 |LPM_ADD_SUB:141|addcore:adder|result_node5
        | | +------- LC13 |LPM_ADD_SUB:141|addcore:adder|result_node6
        | | | +----- LC15 |LPM_ADD_SUB:141|addcore:adder|result_node7
        | | | | +--- LC1 ~263~1
        | | | | | +- LC9 ~347~1
        | | | | | | 
        | | | | | |   Other LABs fed by signals
        | | | | | |   that feed LAB 'A'
LC      | | | | | | | A B C D |     Logic cells that feed LAB 'A':
LC1  -> - - - - - * | * - - - | <-- ~263~1

Pin
11   -> * * * * - - | * - * * | <-- a4
9    -> - * * * * - | * * - * | <-- a5
33   -> - - * * * - | * - - * | <-- a6
34   -> - - - * * * | * - - * | <-- a7
8    -> * * * * - - | * - * * | <-- b4
12   -> - * * * * - | * * - * | <-- b5
36   -> - - * * * - | * - - * | <-- b6
28   -> - - - * * * | * - - * | <-- b7
LC46 -> * * * * - - | * - - - | <-- |LPM_ADD_SUB:141|addcore:adder|g4
LC18 -> - - - - * - | * - - - | <-- ~275~1
LC33 -> - - - - * - | * - - - | <-- ~276~1


* = The logic cell or pin is an input to the logic cell (or LAB) through the PIA.
- = The logic cell or pin is not an input to the logic cell (or LAB).


Device-Specific Information:                               d:\xiaoning\alu.rpt
alu

** LOGIC CELL INTERCONNECTIONS **

Logic Array Block 'B':

                             Logic cells placed in LAB 'B'
        +------------------- LC32 bcdout2
        | +----------------- LC30 bcdout3
        | | +--------------- LC25 bcdout4
        | | | +------------- LC24 bcdout5
        | | | | +----------- LC21 bcdout6
        | | | | | +--------- LC19 bcdout7
        | | | | | | +------- LC20 cy
        | | | | | | | +----- LC17 zi

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -