代码搜索结果

找到约 10,000 项符合 Logic Analyzer 的代码

dcfq.vhd

LIBRARY IEEE; USE IEEE.STD_LOGIC_1164.ALL; USE IEEE.STD_LOGIC_ARITH.ALL; USE IEEE.STD_LOGIC_UNSIGNED.ALL; ENTITY DCFQ IS PORT(CLK:IN STD_LOGIC; D:IN STD_LOGIC; Q:OUT STD_LO

reg32bit.vhd

library ieee; use ieee.std_logic_1164.all; entity reg32bit is port(load:in std_logic; din:in std_logic_vector(31 downto 0); dout:out std_logic_vector(31 downto 0)); end reg32bit; archit

mul16.vhd

library ieee; use ieee.std_logic_1164.all; use ieee.std_logic_unsigned.all; use ieee.std_logic_arith.all; entity mul16 is port (clk:in std_logic; a,b:in std_logic_vector(15 downto 0); q:ou

mux2_1.vhd

library ieee; use ieee.std_logic_1164.all; use ieee.std_logic_unsigned.all; entity mux2_1 is generic(n:integer:=24); port( sel:in bit; A,B:in std_logic; Y:out std_logic); end mux2_1; a

testda.vhd

library ieee; use ieee.std_logic_1164.all; use ieee.std_logic_arith.all; use ieee.std_logic_unsigned.all; entity testda is port(clk:in std_logic; data:out std_logic_vector(7 downto 0);

rxt.vhd

library ieee; use ieee.std_logic_1164.all; use ieee.std_logic_arith.all; entity rxt is port( mclk_16:in std_logic;--16倍baud rx:in std_logic;--读,复位,和接收端 data:out std_logic_vector(7 downto

clk.vhd

library ieee; use ieee.std_logic_1164.all; use ieee.std_logic_unsigned.all; entity clk is port( clk : in std_logic; address : out std_logic_vector(5 downto 0)); end clk; a

csout.vhd

library ieee; Use ieee.std_logic_1164.all; Entity csout is port(data:in std_logic_vector(7 downto 0); cs:in std_logic; dout:out std_logic_vector(7 downto 0) ); end csout;

counter4.vhd

--counter4 library IEEE; use IEEE.std_logic_1164.all; use IEEE.std_logic_arith.all; use IEEE.std_logic_unsigned.all; entity counter4 is port(clk,clr:in std_logic; bcd:out std_logic_vecto

counter3.vhd

--counter3 library IEEE; use IEEE.std_logic_1164.all; use IEEE.std_logic_arith.all; use IEEE.std_logic_unsigned.all; entity counter3 is port(clk,clr:in std_logic; bcd:out std_logic_vect