搜索结果

找到约 1,093 项符合 teleCommunication Systems 的查询结果

可编程逻辑 怎样使用Nios II处理器来构建多处理器系统

怎样使用Nios II处理器来构建多处理器系统 Chapter 1. Creating Multiprocessor Nios II Systems Introduction to Nios II Multiprocessor Systems . . . . . . . . . . . . . . 1–1 Benefits of Hierarchical Multiprocessor Systems  . . . . . . . . . . . . . . . 1–2 Nios II Multiprocessor System ...
https://www.eeworm.com/dl/kbcluoji/39388.html
下载: 106
查看: 1103

可编程逻辑 Nios II 系列处理器配置选项

    Nios II 系列处理器配置选项:This chapter describes the Nios® II Processor parameter editor in Qsys and SOPC Builder. The Nios II Processor parameter editor allows you to specify the processor features for a particular Nios II hardware system. This chapter covers the features of ...
https://www.eeworm.com/dl/kbcluoji/39396.html
下载: 177
查看: 1053

可编程逻辑 Cadence英文教程

Trademarks and service marks of Cadence Design Systems, Inc. (Cadence) contained in this document are attributed to Cadence with the appropriate symbol.
https://www.eeworm.com/dl/kbcluoji/39998.html
下载: 48
查看: 1071

可编程逻辑 XAPP144 -设计CPLD多电压系统

Today’s digital systems combine a myriad of chips with different voltage configurations.Designers must interface 2.5V processors with 3.3V memories—both RAM and ROM—as wellas 5V buses and multiple peripheral chips. Each chip has specific power supply needs. CPLDsare ideal for han ...
https://www.eeworm.com/dl/kbcluoji/40067.html
下载: 181
查看: 1071

可编程逻辑 WP151 - Xilinx FPGA的System ACE配置解决方案

Design techniques for electronic systems areconstantly changing. In industries at the heart of thedigital revolution, this change is especially acute.Functional integration, dramatic increases incomplexity, new standards and protocols, costconstraints, and increased time-to-market pressureshave bo ...
https://www.eeworm.com/dl/kbcluoji/40068.html
下载: 42
查看: 1037

可编程逻辑 WP401-FPGA设计的DO-254

The standard that governs the design of avioniccomponents and systems, DO-254, is one of the mostpoorly understood but widely applicable standardsin the avionic industry. While information on thegeneral aspects of the standard is easy to obtain, thedetails of exactly how to implement the standard ...
https://www.eeworm.com/dl/kbcluoji/40071.html
下载: 23
查看: 1054

可编程逻辑 XAPP520将符合2.5V和3.3V I/O标准的7系列FPGA高性能I/O Bank进行连接

XAPP520将符合2.5V和3.3V I/O标准的7系列FPGA高性能I/O Bank进行连接  The I/Os in Xilinx® 7 series FPGAs are classified as either high range (HR) or high performance (HP) banks. HR I/O banks can be operated from 1.2V to 3.3V, whereas HP I/O banks are optimized for operation between 1.2V and ...
https://www.eeworm.com/dl/kbcluoji/40104.html
下载: 28
查看: 1114

可编程逻辑 xilinx Zynq-7000 EPP产品简介

The Xilinx Zynq-7000 Extensible Processing Platform (EPP) redefines the possibilities for embedded systems, giving system and software architects and developers a flexible platform to launch their new solutions and traditional ASIC and ASSP users an alternative that aligns with today’s progr ...
https://www.eeworm.com/dl/kbcluoji/40119.html
下载: 84
查看: 1031

可编程逻辑 Cadence PSD 15.0版本功能介绍

随着PCB设计复杂程度的不断提高,设计工程师对 EDA工具在交互性和处理复杂层次化设计功能的要求也越来越高。Cadence Design Systems, Inc. 作为世界第一的EDA工具供应商,在这些方面一直为用户提供业界领先的解决方案。在 Concept-HDL15.0中,这些功能又得到了大度地提升。首先,Concept-HDL15.0,提供了交互式全局属性修改 ...
https://www.eeworm.com/dl/kbcluoji/40211.html
下载: 175
查看: 1040

可编程逻辑 基于FPGA+DSP模式的智能相机设计

针对嵌入式机器视觉系统向独立化、智能化发展的要求,介绍了一种嵌入式视觉系统--智能相机。基于对智能相机体系结构、组成模块和图像采集、传输和处理技术的分析,对国内外的几款智能相机进行比较。综合技术发展现状,提出基于FPGA+DSP模式的硬件平台,并提出智能相机的发展方向。分析结果表明,该系统设计可以实现脱离PC运 ...
https://www.eeworm.com/dl/kbcluoji/40231.html
下载: 196
查看: 1119