📄 adc.asm.rpt
字号:
Assembler report for ADC
Sun May 24 14:44:54 2009
Quartus II Version 8.0 Build 215 05/29/2008 SJ Full Version
---------------------
; Table of Contents ;
---------------------
1. Legal Notice
2. Assembler Summary
3. Assembler Settings
4. Assembler Generated Files
5. Assembler Device Options: F:/文件存储/设计文件/Quartus II文件/verilog HDL/ADC/ADC.sof
6. Assembler Device Options: F:/文件存储/设计文件/Quartus II文件/verilog HDL/ADC/ADC.pof
7. Assembler Messages
----------------
; Legal Notice ;
----------------
Copyright (C) 1991-2008 Altera Corporation
Your use of Altera Corporation's design tools, logic functions
and other software and tools, and its AMPP partner logic
functions, and any output files from any of the foregoing
(including device programming or simulation files), and any
associated documentation or information are expressly subject
to the terms and conditions of the Altera Program License
Subscription Agreement, Altera MegaCore Function License
Agreement, or other applicable license agreement, including,
without limitation, that your use is for the sole purpose of
programming logic devices manufactured by Altera and sold by
Altera or its authorized distributors. Please refer to the
applicable agreement for further details.
+---------------------------------------------------------------+
; Assembler Summary ;
+-----------------------+---------------------------------------+
; Assembler Status ; Successful - Sun May 24 14:44:54 2009 ;
; Revision Name ; ADC ;
; Top-level Entity Name ; ADC ;
; Family ; Cyclone II ;
; Device ; EP2C5Q208C8 ;
+-----------------------+---------------------------------------+
+--------------------------------------------------------------------------------------------------------+
; Assembler Settings ;
+-----------------------------------------------------------------------------+----------+---------------+
; Option ; Setting ; Default Value ;
+-----------------------------------------------------------------------------+----------+---------------+
; Configuration device ; Epcs1 ; Auto ;
; Use smart compilation ; Off ; Off ;
; Maximum processors allowed for parallel compilation ; 1 ; 1 ;
; Generate compressed bitstreams ; On ; On ;
; Compression mode ; Off ; Off ;
; Clock source for configuration device ; Internal ; Internal ;
; Clock frequency of the configuration device ; 10 MHZ ; 10 MHz ;
; Divide clock frequency by ; 1 ; 1 ;
; Auto user code ; Off ; Off ;
; Use configuration device ; On ; On ;
; Configuration device auto user code ; Off ; Off ;
; Generate Tabular Text File (.ttf) For Target Device ; Off ; Off ;
; Generate Raw Binary File (.rbf) For Target Device ; Off ; Off ;
; Generate Hexadecimal (Intel-Format) Output File (.hexout) for Target Device ; Off ; Off ;
; Hexadecimal Output File start address ; 0 ; 0 ;
; Hexadecimal Output File count direction ; Up ; Up ;
; Release clears before tri-states ; Off ; Off ;
; Auto-restart configuration after error ; On ; On ;
; Maintain Compatibility with All Cyclone II M4K Versions ; On ; On ;
; Generate Serial Vector Format File (.svf) for Target Device ; Off ; Off ;
; Generate a JEDEC STAPL Format File (.jam) for Target Device ; Off ; Off ;
; Generate a compressed Jam STAPL Byte Code 2.0 File (.jbc) for Target Device ; Off ; Off ;
; Generate a compressed Jam STAPL Byte Code 2.0 File (.jbc) for Target Device ; On ; On ;
+-----------------------------------------------------------------------------+----------+---------------+
+-------------------------------------------------------------+
; Assembler Generated Files ;
+-------------------------------------------------------------+
; File Name ;
+-------------------------------------------------------------+
; F:/文件存储/设计文件/Quartus II文件/verilog HDL/ADC/ADC.sof ;
; F:/文件存储/设计文件/Quartus II文件/verilog HDL/ADC/ADC.pof ;
+-------------------------------------------------------------+
+---------------------------------------------------------------------------------------+
; Assembler Device Options: F:/文件存储/设计文件/Quartus II文件/verilog HDL/ADC/ADC.sof ;
+----------------+----------------------------------------------------------------------+
; Option ; Setting ;
+----------------+----------------------------------------------------------------------+
; Device ; EP2C5Q208C8 ;
; JTAG usercode ; 0xFFFFFFFF ;
; Checksum ; 0x000725B0 ;
+----------------+----------------------------------------------------------------------+
+---------------------------------------------------------------------------------------+
; Assembler Device Options: F:/文件存储/设计文件/Quartus II文件/verilog HDL/ADC/ADC.pof ;
+--------------------+------------------------------------------------------------------+
; Option ; Setting ;
+--------------------+------------------------------------------------------------------+
; Device ; EPCS1 ;
; JTAG usercode ; 0x00000000 ;
; Checksum ; 0x01580F51 ;
; Compression Ratio ; 3 ;
+--------------------+------------------------------------------------------------------+
+--------------------+
; Assembler Messages ;
+--------------------+
Info: *******************************************************************
Info: Running Quartus II Assembler
Info: Version 8.0 Build 215 05/29/2008 SJ Full Version
Info: Processing started: Sun May 24 14:44:51 2009
Info: Command: quartus_asm --read_settings_files=off --write_settings_files=off ADC -c ADC
Info: Writing out detailed assembly data for power analysis
Info: Assembler is generating device programming files
Info: Quartus II Assembler was successful. 0 errors, 0 warnings
Info: Peak virtual memory: 146 megabytes
Info: Processing ended: Sun May 24 14:44:54 2009
Info: Elapsed time: 00:00:03
Info: Total CPU time (on all processors): 00:00:02
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -