⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 ahci.c

📁 嵌入式试验箱S3C2410的bootloader源代码
💻 C
📖 第 1 页 / 共 2 页
字号:
/* * Copyright (C) Freescale Semiconductor, Inc. 2006. All rights reserved. * Author: Jason Jin<Jason.jin@freescale.com> *         Zhang Wei<wei.zhang@freescale.com> * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA * * with the reference on libata and ahci drvier in kernel * */#include <common.h>#ifdef CONFIG_SCSI_AHCI#include <command.h>#include <pci.h>#include <asm/processor.h>#include <asm/errno.h>#include <asm/io.h>#include <malloc.h>#include <scsi.h>#include <ata.h>#include <linux/ctype.h>#include <ahci.h>struct ahci_probe_ent *probe_ent = NULL;hd_driveid_t *ataid[AHCI_MAX_PORTS];#define writel_with_flush(a,b)	do { writel(a,b); readl(b); } while (0)static inline u32 ahci_port_base(u32 base, u32 port){	return base + 0x100 + (port * 0x80);}static void ahci_setup_port(struct ahci_ioports *port, unsigned long base,			    unsigned int port_idx){	base = ahci_port_base(base, port_idx);	port->cmd_addr = base;	port->scr_addr = base + PORT_SCR;}#define msleep(a) udelay(a * 1000)#define ssleep(a) msleep(a * 1000)static int waiting_for_cmd_completed(volatile u8 *offset,				     int timeout_msec,				     u32 sign){	int i;	u32 status;	for (i = 0; ((status = readl(offset)) & sign) && i < timeout_msec; i++)		msleep(1);	return (i < timeout_msec) ? 0 : -1;}static int ahci_host_init(struct ahci_probe_ent *probe_ent){	pci_dev_t pdev = probe_ent->dev;	volatile u8 *mmio = (volatile u8 *)probe_ent->mmio_base;	u32 tmp, cap_save;	u16 tmp16;	int i, j;	volatile u8 *port_mmio;	unsigned short vendor;	cap_save = readl(mmio + HOST_CAP);	cap_save &= ((1 << 28) | (1 << 17));	cap_save |= (1 << 27);	/* global controller reset */	tmp = readl(mmio + HOST_CTL);	if ((tmp & HOST_RESET) == 0)		writel_with_flush(tmp | HOST_RESET, mmio + HOST_CTL);	/* reset must complete within 1 second, or	 * the hardware should be considered fried.	 */	ssleep(1);	tmp = readl(mmio + HOST_CTL);	if (tmp & HOST_RESET) {		debug("controller reset failed (0x%x)\n", tmp);		return -1;	}	writel_with_flush(HOST_AHCI_EN, mmio + HOST_CTL);	writel(cap_save, mmio + HOST_CAP);	writel_with_flush(0xf, mmio + HOST_PORTS_IMPL);	pci_read_config_word(pdev, PCI_VENDOR_ID, &vendor);	if (vendor == PCI_VENDOR_ID_INTEL) {		u16 tmp16;		pci_read_config_word(pdev, 0x92, &tmp16);		tmp16 |= 0xf;		pci_write_config_word(pdev, 0x92, tmp16);	}	probe_ent->cap = readl(mmio + HOST_CAP);	probe_ent->port_map = readl(mmio + HOST_PORTS_IMPL);	probe_ent->n_ports = (probe_ent->cap & 0x1f) + 1;	debug("cap 0x%x  port_map 0x%x  n_ports %d\n",	      probe_ent->cap, probe_ent->port_map, probe_ent->n_ports);	for (i = 0; i < probe_ent->n_ports; i++) {		probe_ent->port[i].port_mmio = ahci_port_base((u32) mmio, i);		port_mmio = (u8 *) probe_ent->port[i].port_mmio;		ahci_setup_port(&probe_ent->port[i], (unsigned long)mmio, i);		/* make sure port is not active */		tmp = readl(port_mmio + PORT_CMD);		if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |			   PORT_CMD_FIS_RX | PORT_CMD_START)) {			tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |				 PORT_CMD_FIS_RX | PORT_CMD_START);			writel_with_flush(tmp, port_mmio + PORT_CMD);			/* spec says 500 msecs for each bit, so			 * this is slightly incorrect.			 */			msleep(500);		}		writel(PORT_CMD_SPIN_UP, port_mmio + PORT_CMD);		j = 0;		while (j < 100) {			msleep(10);			tmp = readl(port_mmio + PORT_SCR_STAT);			if ((tmp & 0xf) == 0x3)				break;			j++;		}		tmp = readl(port_mmio + PORT_SCR_ERR);		debug("PORT_SCR_ERR 0x%x\n", tmp);		writel(tmp, port_mmio + PORT_SCR_ERR);		/* ack any pending irq events for this port */		tmp = readl(port_mmio + PORT_IRQ_STAT);		debug("PORT_IRQ_STAT 0x%x\n", tmp);		if (tmp)			writel(tmp, port_mmio + PORT_IRQ_STAT);		writel(1 << i, mmio + HOST_IRQ_STAT);		/* set irq mask (enables interrupts) */		writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);		/*register linkup ports */		tmp = readl(port_mmio + PORT_SCR_STAT);		debug("Port %d status: 0x%x\n", i, tmp);		if ((tmp & 0xf) == 0x03)			probe_ent->link_port_map |= (0x01 << i);	}	tmp = readl(mmio + HOST_CTL);	debug("HOST_CTL 0x%x\n", tmp);	writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);	tmp = readl(mmio + HOST_CTL);	debug("HOST_CTL 0x%x\n", tmp);	pci_read_config_word(pdev, PCI_COMMAND, &tmp16);	tmp |= PCI_COMMAND_MASTER;	pci_write_config_word(pdev, PCI_COMMAND, tmp16);	return 0;}static void ahci_print_info(struct ahci_probe_ent *probe_ent){	pci_dev_t pdev = probe_ent->dev;	volatile u8 *mmio = (volatile u8 *)probe_ent->mmio_base;	u32 vers, cap, impl, speed;	const char *speed_s;	u16 cc;	const char *scc_s;	vers = readl(mmio + HOST_VERSION);	cap = probe_ent->cap;	impl = probe_ent->port_map;	speed = (cap >> 20) & 0xf;	if (speed == 1)		speed_s = "1.5";	else if (speed == 2)		speed_s = "3";	else		speed_s = "?";	pci_read_config_word(pdev, 0x0a, &cc);	if (cc == 0x0101)		scc_s = "IDE";	else if (cc == 0x0106)		scc_s = "SATA";	else if (cc == 0x0104)		scc_s = "RAID";	else		scc_s = "unknown";	printf("AHCI %02x%02x.%02x%02x "	       "%u slots %u ports %s Gbps 0x%x impl %s mode\n",	       (vers >> 24) & 0xff,	       (vers >> 16) & 0xff,	       (vers >> 8) & 0xff,	       vers & 0xff,	       ((cap >> 8) & 0x1f) + 1, (cap & 0x1f) + 1, speed_s, impl, scc_s);	printf("flags: "	       "%s%s%s%s%s%s"	       "%s%s%s%s%s%s%s\n",	       cap & (1 << 31) ? "64bit " : "",	       cap & (1 << 30) ? "ncq " : "",	       cap & (1 << 28) ? "ilck " : "",	       cap & (1 << 27) ? "stag " : "",	       cap & (1 << 26) ? "pm " : "",	       cap & (1 << 25) ? "led " : "",	       cap & (1 << 24) ? "clo " : "",	       cap & (1 << 19) ? "nz " : "",	       cap & (1 << 18) ? "only " : "",	       cap & (1 << 17) ? "pmp " : "",	       cap & (1 << 15) ? "pio " : "",	       cap & (1 << 14) ? "slum " : "",	       cap & (1 << 13) ? "part " : "");}static int ahci_init_one(pci_dev_t pdev){	u32 iobase, vendor;	int rc;	memset((void *)ataid, 0, sizeof(hd_driveid_t *) * AHCI_MAX_PORTS);	probe_ent = malloc(sizeof(probe_ent));	memset(probe_ent, 0, sizeof(probe_ent));	probe_ent->dev = pdev;	pci_read_config_dword(pdev, AHCI_PCI_BAR, &iobase);	iobase &= ~0xf;	probe_ent->host_flags = ATA_FLAG_SATA				| ATA_FLAG_NO_LEGACY				| ATA_FLAG_MMIO				| ATA_FLAG_PIO_DMA				| ATA_FLAG_NO_ATAPI;	probe_ent->pio_mask = 0x1f;	probe_ent->udma_mask = 0x7f;	/*Fixme,assume to support UDMA6 */	probe_ent->mmio_base = iobase;	/* Take from kernel:	 * JMicron-specific fixup:	 * make sure we're in AHCI mode	 */	pci_read_config_word(pdev, PCI_VENDOR_ID, &vendor);	if (vendor == 0x197b)		pci_write_config_byte(pdev, 0x41, 0xa1);	/* initialize adapter */	rc = ahci_host_init(probe_ent);	if (rc)		goto err_out;	ahci_print_info(probe_ent);	return 0;      err_out:	return rc;}#define MAX_DATA_BYTE_COUNT  (4*1024*1024)static int ahci_fill_sg(u8 port, unsigned char *buf, int buf_len){	struct ahci_ioports *pp = &(probe_ent->port[port]);	struct ahci_sg *ahci_sg = pp->cmd_tbl_sg;	u32 sg_count;	int i;	sg_count = ((buf_len - 1) / MAX_DATA_BYTE_COUNT) + 1;	if (sg_count > AHCI_MAX_SG) {		printf("Error:Too much sg!\n");		return -1;	}	for (i = 0; i < sg_count; i++) {		ahci_sg->addr =		    cpu_to_le32((u32) buf + i * MAX_DATA_BYTE_COUNT);		ahci_sg->addr_hi = 0;		ahci_sg->flags_size = cpu_to_le32(0x3fffff &					  (buf_len < MAX_DATA_BYTE_COUNT					   ? (buf_len - 1)					   : (MAX_DATA_BYTE_COUNT - 1)));		ahci_sg++;		buf_len -= MAX_DATA_BYTE_COUNT;	}	return sg_count;}static void ahci_fill_cmd_slot(struct ahci_ioports *pp, u32 opts){	pp->cmd_slot->opts = cpu_to_le32(opts);	pp->cmd_slot->status = 0;	pp->cmd_slot->tbl_addr = cpu_to_le32(pp->cmd_tbl & 0xffffffff);	pp->cmd_slot->tbl_addr_hi = 0;}static void ahci_set_feature(u8 port){	struct ahci_ioports *pp = &(probe_ent->port[port]);	volatile u8 *port_mmio = (volatile u8 *)pp->port_mmio;	u32 cmd_fis_len = 5;	/* five dwords */	u8 fis[20];	/*set feature */	memset(fis, 0, 20);	fis[0] = 0x27;	fis[1] = 1 << 7;	fis[2] = ATA_CMD_SETF;	fis[3] = SETFEATURES_XFER;

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -