📄 part1_v.sdo
字号:
// Copyright (C) 1991-2008 Altera Corporation
// Your use of Altera Corporation's design tools, logic functions
// and other software and tools, and its AMPP partner logic
// functions, and any output files from any of the foregoing
// (including device programming or simulation files), and any
// associated documentation or information are expressly subject
// to the terms and conditions of the Altera Program License
// Subscription Agreement, Altera MegaCore Function License
// Agreement, or other applicable license agreement, including,
// without limitation, that your use is for the sole purpose of
// programming logic devices manufactured by Altera and sold by
// Altera or its authorized distributors. Please refer to the
// applicable agreement for further details.
//
// Device: Altera EP2C35F672C6 Package FBGA672
//
//
// This SDF file should be used for PrimeTime (Verilog) only
//
(DELAYFILE
(SDFVERSION "2.1")
(DESIGN "part1")
(DATE "05/22/2009 09:24:30")
(VENDOR "Altera")
(PROGRAM "Quartus II")
(VERSION "Version 8.1 Build 163 10/28/2008 SJ Web Edition")
(DIVIDER .)
(TIMESCALE 1 ps)
(CELL
(CELLTYPE "cycloneii_asynch_io")
(INSTANCE Wren\~I.asynch_inst)
(DELAY
(ABSOLUTE
(IOPATH padio combout (850:850:850) (850:850:850))
)
)
)
(CELL
(CELLTYPE "cycloneii_asynch_io")
(INSTANCE CLK\~I.asynch_inst)
(DELAY
(ABSOLUTE
(IOPATH padio combout (999:999:999) (999:999:999))
)
)
)
(CELL
(CELLTYPE "mux21")
(INSTANCE CLK\~clkctrl.mux_inst.inst1)
(DELAY
(ABSOLUTE
(PORT A (113:113:113) (113:113:113))
)
)
)
(CELL
(CELLTYPE "dffe")
(INSTANCE CLK\~clkctrl.extena0_reg)
(DELAY
(ABSOLUTE
(PORT CLK (0:0:0) (0:0:0))
(IOPATH (posedge CLK) Q (218:218:218) (218:218:218))
)
)
(TIMINGCHECK
(SETUPHOLD D (posedge CLK) (50:50:50) (100:100:100))
)
)
(CELL
(CELLTYPE "cycloneii_asynch_io")
(INSTANCE Data\[0\]\~I.asynch_inst)
(DELAY
(ABSOLUTE
(IOPATH padio combout (830:830:830) (830:830:830))
)
)
)
(CELL
(CELLTYPE "cycloneii_asynch_io")
(INSTANCE Address\[0\]\~I.asynch_inst)
(DELAY
(ABSOLUTE
(IOPATH padio combout (850:850:850) (850:850:850))
)
)
)
(CELL
(CELLTYPE "cycloneii_asynch_io")
(INSTANCE Address\[1\]\~I.asynch_inst)
(DELAY
(ABSOLUTE
(IOPATH padio combout (820:820:820) (820:820:820))
)
)
)
(CELL
(CELLTYPE "cycloneii_asynch_io")
(INSTANCE Address\[2\]\~I.asynch_inst)
(DELAY
(ABSOLUTE
(IOPATH padio combout (810:810:810) (810:810:810))
)
)
)
(CELL
(CELLTYPE "cycloneii_asynch_io")
(INSTANCE Address\[3\]\~I.asynch_inst)
(DELAY
(ABSOLUTE
(IOPATH padio combout (850:850:850) (850:850:850))
)
)
)
(CELL
(CELLTYPE "cycloneii_asynch_io")
(INSTANCE Address\[4\]\~I.asynch_inst)
(DELAY
(ABSOLUTE
(IOPATH padio combout (840:840:840) (840:840:840))
)
)
)
(CELL
(CELLTYPE "cycloneii_asynch_io")
(INSTANCE Data\[1\]\~I.asynch_inst)
(DELAY
(ABSOLUTE
(IOPATH padio combout (820:820:820) (820:820:820))
)
)
)
(CELL
(CELLTYPE "cycloneii_asynch_io")
(INSTANCE Data\[2\]\~I.asynch_inst)
(DELAY
(ABSOLUTE
(IOPATH padio combout (820:820:820) (820:820:820))
)
)
)
(CELL
(CELLTYPE "cycloneii_asynch_io")
(INSTANCE Data\[3\]\~I.asynch_inst)
(DELAY
(ABSOLUTE
(IOPATH padio combout (850:850:850) (850:850:850))
)
)
)
(CELL
(CELLTYPE "cycloneii_asynch_io")
(INSTANCE Data\[4\]\~I.asynch_inst)
(DELAY
(ABSOLUTE
(IOPATH padio combout (830:830:830) (830:830:830))
)
)
)
(CELL
(CELLTYPE "cycloneii_asynch_io")
(INSTANCE Data\[5\]\~I.asynch_inst)
(DELAY
(ABSOLUTE
(IOPATH padio combout (840:840:840) (840:840:840))
)
)
)
(CELL
(CELLTYPE "cycloneii_asynch_io")
(INSTANCE Data\[6\]\~I.asynch_inst)
(DELAY
(ABSOLUTE
(IOPATH padio combout (850:850:850) (850:850:850))
)
)
)
(CELL
(CELLTYPE "cycloneii_asynch_io")
(INSTANCE Data\[7\]\~I.asynch_inst)
(DELAY
(ABSOLUTE
(IOPATH padio combout (810:810:810) (810:810:810))
)
)
)
(CELL
(CELLTYPE "cycloneii_memory_register")
(INSTANCE Ram\|altsyncram_component\|auto_generated\|ram_block1a0.ram_portadatain_reg)
(DELAY
(ABSOLUTE
(PORT data[0] (5724:5724:5724) (5724:5724:5724))
(PORT data[1] (5000:5000:5000) (5000:5000:5000))
(PORT data[2] (5234:5234:5234) (5234:5234:5234))
(PORT data[3] (5468:5468:5468) (5468:5468:5468))
(PORT data[4] (4996:4996:4996) (4996:4996:4996))
(PORT data[5] (5255:5255:5255) (5255:5255:5255))
(PORT data[6] (5247:5247:5247) (5247:5247:5247))
(PORT data[7] (5240:5240:5240) (5240:5240:5240))
(PORT clk (1648:1648:1648) (1648:1648:1648))
(IOPATH (posedge clk) dataout[0] (209:209:209) (209:209:209))
(IOPATH (posedge clk) dataout[1] (209:209:209) (209:209:209))
(IOPATH (posedge clk) dataout[2] (209:209:209) (209:209:209))
(IOPATH (posedge clk) dataout[3] (209:209:209) (209:209:209))
(IOPATH (posedge clk) dataout[4] (209:209:209) (209:209:209))
(IOPATH (posedge clk) dataout[5] (209:209:209) (209:209:209))
(IOPATH (posedge clk) dataout[6] (209:209:209) (209:209:209))
(IOPATH (posedge clk) dataout[7] (209:209:209) (209:209:209))
)
)
(TIMINGCHECK
(SETUPHOLD data[0] (posedge clk) (35:35:35) (234:234:234))
(SETUPHOLD data[1] (posedge clk) (35:35:35) (234:234:234))
(SETUPHOLD data[2] (posedge clk) (35:35:35) (234:234:234))
(SETUPHOLD data[3] (posedge clk) (35:35:35) (234:234:234))
(SETUPHOLD data[4] (posedge clk) (35:35:35) (234:234:234))
(SETUPHOLD data[5] (posedge clk) (35:35:35) (234:234:234))
(SETUPHOLD data[6] (posedge clk) (35:35:35) (234:234:234))
(SETUPHOLD data[7] (posedge clk) (35:35:35) (234:234:234))
)
)
(CELL
(CELLTYPE "cycloneii_memory_addr_register")
(INSTANCE Ram\|altsyncram_component\|auto_generated\|ram_block1a0.ram_portaaddr_reg)
(DELAY
(ABSOLUTE
(PORT address[0] (5494:5494:5494) (5494:5494:5494))
(PORT address[1] (5727:5727:5727) (5727:5727:5727))
(PORT address[2] (5726:5726:5726) (5726:5726:5726))
(PORT address[3] (5035:5035:5035) (5035:5035:5035))
(PORT address[4] (5277:5277:5277) (5277:5277:5277))
(PORT clk (1649:1649:1649) (1649:1649:1649))
(IOPATH (posedge clk) dataout[0] (209:209:209) (209:209:209))
(IOPATH (posedge clk) dataout[1] (209:209:209) (209:209:209))
(IOPATH (posedge clk) dataout[2] (209:209:209) (209:209:209))
(IOPATH (posedge clk) dataout[3] (209:209:209) (209:209:209))
(IOPATH (posedge clk) dataout[4] (209:209:209) (209:209:209))
)
)
(TIMINGCHECK
(SETUPHOLD address[0] (posedge clk) (35:35:35) (234:234:234))
(SETUPHOLD address[1] (posedge clk) (35:35:35) (234:234:234))
(SETUPHOLD address[2] (posedge clk) (35:35:35) (234:234:234))
(SETUPHOLD address[3] (posedge clk) (35:35:35) (234:234:234))
(SETUPHOLD address[4] (posedge clk) (35:35:35) (234:234:234))
)
)
(CELL
(CELLTYPE "dffe")
(INSTANCE Ram\|altsyncram_component\|auto_generated\|ram_block1a0.ram_portawe_reg)
(DELAY
(ABSOLUTE
(PORT D (5668:5668:5668) (5668:5668:5668))
(PORT CLK (1649:1649:1649) (1649:1649:1649))
(IOPATH (posedge CLK) Q (209:209:209) (209:209:209))
)
)
(TIMINGCHECK
(SETUPHOLD D (posedge CLK) (35:35:35) (234:234:234))
)
)
(CELL
(CELLTYPE "cycloneii_ram_internal")
(INSTANCE Ram\|altsyncram_component\|auto_generated\|ram_block1a0.internal_ram)
(DELAY
(ABSOLUTE
(IOPATH portawriteenable portadataout[0] (2894:2894:2894) (2894:2894:2894))
(IOPATH portadatain[0] portadataout[0] (2894:2894:2894) (2894:2894:2894))
(IOPATH t_portaaddress_portadataout_in_join portadataout[0] (2894:2894:2894) (2894:2894:2894))
(IOPATH portawriteenable portadataout[1] (2894:2894:2894) (2894:2894:2894))
(IOPATH portadatain[1] portadataout[1] (2894:2894:2894) (2894:2894:2894))
(IOPATH t_portaaddress_portadataout_in_join portadataout[1] (2894:2894:2894) (2894:2894:2894))
(IOPATH portawriteenable portadataout[2] (2894:2894:2894) (2894:2894:2894))
(IOPATH portadatain[2] portadataout[2] (2894:2894:2894) (2894:2894:2894))
(IOPATH t_portaaddress_portadataout_in_join portadataout[2] (2894:2894:2894) (2894:2894:2894))
(IOPATH portawriteenable portadataout[3] (2894:2894:2894) (2894:2894:2894))
(IOPATH portadatain[3] portadataout[3] (2894:2894:2894) (2894:2894:2894))
(IOPATH t_portaaddress_portadataout_in_join portadataout[3] (2894:2894:2894) (2894:2894:2894))
(IOPATH portawriteenable portadataout[4] (2894:2894:2894) (2894:2894:2894))
(IOPATH portadatain[4] portadataout[4] (2894:2894:2894) (2894:2894:2894))
(IOPATH t_portaaddress_portadataout_in_join portadataout[4] (2894:2894:2894) (2894:2894:2894))
(IOPATH portawriteenable portadataout[5] (2894:2894:2894) (2894:2894:2894))
(IOPATH portadatain[5] portadataout[5] (2894:2894:2894) (2894:2894:2894))
(IOPATH t_portaaddress_portadataout_in_join portadataout[5] (2894:2894:2894) (2894:2894:2894))
(IOPATH portawriteenable portadataout[6] (2894:2894:2894) (2894:2894:2894))
(IOPATH portadatain[6] portadataout[6] (2894:2894:2894) (2894:2894:2894))
(IOPATH t_portaaddress_portadataout_in_join portadataout[6] (2894:2894:2894) (2894:2894:2894))
(IOPATH portawriteenable portadataout[7] (2894:2894:2894) (2894:2894:2894))
(IOPATH portadatain[7] portadataout[7] (2894:2894:2894) (2894:2894:2894))
(IOPATH t_portaaddress_portadataout_in_join portadataout[7] (2894:2894:2894) (2894:2894:2894))
)
)
)
(CELL
(CELLTYPE "cycloneii_memory_register")
(INSTANCE Ram\|altsyncram_component\|auto_generated\|ram_block1a0.porta_ram_output_reg)
(DELAY
(ABSOLUTE
(PORT clk (1623:1623:1623) (1623:1623:1623))
(IOPATH (posedge clk) dataout[0] (297:297:297) (297:297:297))
(IOPATH (posedge clk) dataout[1] (297:297:297) (297:297:297))
(IOPATH (posedge clk) dataout[2] (297:297:297) (297:297:297))
(IOPATH (posedge clk) dataout[3] (297:297:297) (297:297:297))
(IOPATH (posedge clk) dataout[4] (297:297:297) (297:297:297))
(IOPATH (posedge clk) dataout[5] (297:297:297) (297:297:297))
(IOPATH (posedge clk) dataout[6] (297:297:297) (297:297:297))
(IOPATH (posedge clk) dataout[7] (297:297:297) (297:297:297))
)
)
(TIMINGCHECK
(SETUPHOLD data[0] (posedge clk) (35:35:35) (234:234:234))
(SETUPHOLD data[1] (posedge clk) (35:35:35) (234:234:234))
(SETUPHOLD data[2] (posedge clk) (35:35:35) (234:234:234))
(SETUPHOLD data[3] (posedge clk) (35:35:35) (234:234:234))
(SETUPHOLD data[4] (posedge clk) (35:35:35) (234:234:234))
(SETUPHOLD data[5] (posedge clk) (35:35:35) (234:234:234))
(SETUPHOLD data[6] (posedge clk) (35:35:35) (234:234:234))
(SETUPHOLD data[7] (posedge clk) (35:35:35) (234:234:234))
)
)
(CELL
(CELLTYPE "cycloneii_asynch_io")
(INSTANCE LED\[0\]\~I.asynch_inst)
(DELAY
(ABSOLUTE
(PORT datain (1000:1000:1000) (1000:1000:1000))
(IOPATH datain padio (2808:2808:2808) (2808:2808:2808))
)
)
)
(CELL
(CELLTYPE "cycloneii_asynch_io")
(INSTANCE LED\[1\]\~I.asynch_inst)
(DELAY
(ABSOLUTE
(PORT datain (996:996:996) (996:996:996))
(IOPATH datain padio (2808:2808:2808) (2808:2808:2808))
)
)
)
(CELL
(CELLTYPE "cycloneii_asynch_io")
(INSTANCE LED\[2\]\~I.asynch_inst)
(DELAY
(ABSOLUTE
(PORT datain (1487:1487:1487) (1487:1487:1487))
(IOPATH datain padio (2798:2798:2798) (2798:2798:2798))
)
)
)
(CELL
(CELLTYPE "cycloneii_asynch_io")
(INSTANCE LED\[3\]\~I.asynch_inst)
(DELAY
(ABSOLUTE
(PORT datain (1636:1636:1636) (1636:1636:1636))
(IOPATH datain padio (2828:2828:2828) (2828:2828:2828))
)
)
)
(CELL
(CELLTYPE "cycloneii_asynch_io")
(INSTANCE LED\[4\]\~I.asynch_inst)
(DELAY
(ABSOLUTE
(PORT datain (1467:1467:1467) (1467:1467:1467))
(IOPATH datain padio (2808:2808:2808) (2808:2808:2808))
)
)
)
(CELL
(CELLTYPE "cycloneii_asynch_io")
(INSTANCE LED\[5\]\~I.asynch_inst)
(DELAY
(ABSOLUTE
(PORT datain (1480:1480:1480) (1480:1480:1480))
(IOPATH datain padio (2808:2808:2808) (2808:2808:2808))
)
)
)
(CELL
(CELLTYPE "cycloneii_asynch_io")
(INSTANCE LED\[6\]\~I.asynch_inst)
(DELAY
(ABSOLUTE
(PORT datain (1794:1794:1794) (1794:1794:1794))
(IOPATH datain padio (2798:2798:2798) (2798:2798:2798))
)
)
)
(CELL
(CELLTYPE "cycloneii_asynch_io")
(INSTANCE LED\[7\]\~I.asynch_inst)
(DELAY
(ABSOLUTE
(PORT datain (1699:1699:1699) (1699:1699:1699))
(IOPATH datain padio (2788:2788:2788) (2788:2788:2788))
)
)
)
)
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -