⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 part6_v.sdo

📁 This codes is one of my univ projects I ve been working on for 3months. I d like to share it and mak
💻 SDO
📖 第 1 页 / 共 5 页
字号:
// Copyright (C) 1991-2008 Altera Corporation
// Your use of Altera Corporation's design tools, logic functions 
// and other software and tools, and its AMPP partner logic 
// functions, and any output files from any of the foregoing 
// (including device programming or simulation files), and any 
// associated documentation or information are expressly subject 
// to the terms and conditions of the Altera Program License 
// Subscription Agreement, Altera MegaCore Function License 
// Agreement, or other applicable license agreement, including, 
// without limitation, that your use is for the sole purpose of 
// programming logic devices manufactured by Altera and sold by 
// Altera or its authorized distributors.  Please refer to the 
// applicable agreement for further details.


// 
// Device: Altera EP2C35F672C6 Package FBGA672
// 

// 
// This SDF file should be used for PrimeTime (Verilog) only
// 

(DELAYFILE
  (SDFVERSION "2.1")
  (DESIGN "part6")
  (DATE "05/15/2009 12:02:04")
  (VENDOR "Altera")
  (PROGRAM "Quartus II")
  (VERSION "Version 8.1 Build 163 10/28/2008 SJ Web Edition")
  (DIVIDER .)
  (TIMESCALE 1 ps)

  (CELL
    (CELLTYPE "cycloneii_memory_register")
    (INSTANCE Ram\|altsyncram_component\|auto_generated\|altsyncram1\|altsyncram3\|ram_block4a0.ram_portadatain_reg)
    (DELAY
      (ABSOLUTE
        (PORT data[0] (6824:6824:6824) (6824:6824:6824))
        (PORT data[1] (6709:6709:6709) (6709:6709:6709))
        (PORT data[2] (6563:6563:6563) (6563:6563:6563))
        (PORT data[3] (6696:6696:6696) (6696:6696:6696))
        (PORT data[4] (6393:6393:6393) (6393:6393:6393))
        (PORT data[5] (6450:6450:6450) (6450:6450:6450))
        (PORT data[6] (6446:6446:6446) (6446:6446:6446))
        (PORT data[7] (6553:6553:6553) (6553:6553:6553))
        (PORT clk (1620:1620:1620) (1620:1620:1620))
        (IOPATH (posedge clk) dataout[0] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[1] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[2] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[3] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[4] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[5] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[6] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[7] (209:209:209) (209:209:209))
      )
    )
    (TIMINGCHECK
      (SETUPHOLD data[0] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD data[1] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD data[2] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD data[3] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD data[4] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD data[5] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD data[6] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD data[7] (posedge clk) (35:35:35) (234:234:234))
    )
  )
  (CELL
    (CELLTYPE "cycloneii_memory_addr_register")
    (INSTANCE Ram\|altsyncram_component\|auto_generated\|altsyncram1\|altsyncram3\|ram_block4a0.ram_portaaddr_reg)
    (DELAY
      (ABSOLUTE
        (PORT address[0] (920:920:920) (920:920:920))
        (PORT address[1] (921:921:921) (921:921:921))
        (PORT address[2] (1420:1420:1420) (1420:1420:1420))
        (PORT address[3] (953:953:953) (953:953:953))
        (PORT address[4] (914:914:914) (914:914:914))
        (PORT address[5] (934:934:934) (934:934:934))
        (PORT clk (1621:1621:1621) (1621:1621:1621))
        (IOPATH (posedge clk) dataout[0] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[1] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[2] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[3] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[4] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[5] (209:209:209) (209:209:209))
      )
    )
    (TIMINGCHECK
      (SETUPHOLD address[0] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD address[1] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD address[2] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD address[3] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD address[4] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD address[5] (posedge clk) (35:35:35) (234:234:234))
    )
  )
  (CELL
    (CELLTYPE "dffe")
    (INSTANCE Ram\|altsyncram_component\|auto_generated\|altsyncram1\|altsyncram3\|ram_block4a0.ram_portawe_reg)
    (DELAY
      (ABSOLUTE
        (PORT D (1076:1076:1076) (1076:1076:1076))
        (PORT CLK (1621:1621:1621) (1621:1621:1621))
        (IOPATH (posedge CLK) Q (209:209:209) (209:209:209))
      )
    )
    (TIMINGCHECK
      (SETUPHOLD D (posedge CLK) (35:35:35) (234:234:234))
    )
  )
  (CELL
    (CELLTYPE "cycloneii_memory_register")
    (INSTANCE Ram\|altsyncram_component\|auto_generated\|altsyncram1\|altsyncram3\|ram_block4a0.ram_portbdatain_reg)
    (DELAY
      (ABSOLUTE
        (PORT data[0] (1425:1425:1425) (1425:1425:1425))
        (PORT data[1] (1189:1189:1189) (1189:1189:1189))
        (PORT data[2] (1174:1174:1174) (1174:1174:1174))
        (PORT data[3] (1185:1185:1185) (1185:1185:1185))
        (PORT data[4] (1740:1740:1740) (1740:1740:1740))
        (PORT data[5] (1178:1178:1178) (1178:1178:1178))
        (PORT data[6] (1187:1187:1187) (1187:1187:1187))
        (PORT data[7] (1758:1758:1758) (1758:1758:1758))
        (PORT clk (1632:1632:1632) (1632:1632:1632))
        (IOPATH (posedge clk) dataout[0] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[1] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[2] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[3] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[4] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[5] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[6] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[7] (209:209:209) (209:209:209))
      )
    )
    (TIMINGCHECK
      (SETUPHOLD data[0] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD data[1] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD data[2] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD data[3] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD data[4] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD data[5] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD data[6] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD data[7] (posedge clk) (35:35:35) (234:234:234))
    )
  )
  (CELL
    (CELLTYPE "cycloneii_memory_addr_register")
    (INSTANCE Ram\|altsyncram_component\|auto_generated\|altsyncram1\|altsyncram3\|ram_block4a0.ram_portbaddr_reg)
    (DELAY
      (ABSOLUTE
        (PORT address[0] (929:929:929) (929:929:929))
        (PORT address[1] (1440:1440:1440) (1440:1440:1440))
        (PORT address[2] (1434:1434:1434) (1434:1434:1434))
        (PORT address[3] (1466:1466:1466) (1466:1466:1466))
        (PORT address[4] (1474:1474:1474) (1474:1474:1474))
        (PORT address[5] (1439:1439:1439) (1439:1439:1439))
        (PORT clk (1648:1648:1648) (1648:1648:1648))
        (IOPATH (posedge clk) dataout[0] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[1] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[2] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[3] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[4] (209:209:209) (209:209:209))
        (IOPATH (posedge clk) dataout[5] (209:209:209) (209:209:209))
      )
    )
    (TIMINGCHECK
      (SETUPHOLD address[0] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD address[1] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD address[2] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD address[3] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD address[4] (posedge clk) (35:35:35) (234:234:234))
      (SETUPHOLD address[5] (posedge clk) (35:35:35) (234:234:234))
    )
  )
  (CELL
    (CELLTYPE "dffe")
    (INSTANCE Ram\|altsyncram_component\|auto_generated\|altsyncram1\|altsyncram3\|ram_block4a0.ram_portbrewe_reg)
    (DELAY
      (ABSOLUTE
        (PORT D (1316:1316:1316) (1316:1316:1316))
        (PORT CLK (1648:1648:1648) (1648:1648:1648))
        (IOPATH (posedge CLK) Q (209:209:209) (209:209:209))
      )
    )
    (TIMINGCHECK
      (SETUPHOLD D (posedge CLK) (35:35:35) (234:234:234))
    )
  )
  (CELL
    (CELLTYPE "cycloneii_ram_internal")
    (INSTANCE Ram\|altsyncram_component\|auto_generated\|altsyncram1\|altsyncram3\|ram_block4a0.internal_ram)
    (DELAY
      (ABSOLUTE
        (IOPATH portawriteenable portadataout[0] (2993:2993:2993) (2993:2993:2993))
        (IOPATH portadatain[0] portadataout[0] (2993:2993:2993) (2993:2993:2993))
        (IOPATH t_portaaddress_portadataout_in_join portadataout[0] (2993:2993:2993) (2993:2993:2993))
        (IOPATH portawriteenable portadataout[1] (2993:2993:2993) (2993:2993:2993))
        (IOPATH portadatain[1] portadataout[1] (2993:2993:2993) (2993:2993:2993))
        (IOPATH t_portaaddress_portadataout_in_join portadataout[1] (2993:2993:2993) (2993:2993:2993))
        (IOPATH portawriteenable portadataout[2] (2993:2993:2993) (2993:2993:2993))
        (IOPATH portadatain[2] portadataout[2] (2993:2993:2993) (2993:2993:2993))
        (IOPATH t_portaaddress_portadataout_in_join portadataout[2] (2993:2993:2993) (2993:2993:2993))
        (IOPATH portawriteenable portadataout[3] (2993:2993:2993) (2993:2993:2993))
        (IOPATH portadatain[3] portadataout[3] (2993:2993:2993) (2993:2993:2993))
        (IOPATH t_portaaddress_portadataout_in_join portadataout[3] (2993:2993:2993) (2993:2993:2993))
        (IOPATH portawriteenable portadataout[4] (2993:2993:2993) (2993:2993:2993))
        (IOPATH portadatain[4] portadataout[4] (2993:2993:2993) (2993:2993:2993))
        (IOPATH t_portaaddress_portadataout_in_join portadataout[4] (2993:2993:2993) (2993:2993:2993))
        (IOPATH portawriteenable portadataout[5] (2993:2993:2993) (2993:2993:2993))
        (IOPATH portadatain[5] portadataout[5] (2993:2993:2993) (2993:2993:2993))
        (IOPATH t_portaaddress_portadataout_in_join portadataout[5] (2993:2993:2993) (2993:2993:2993))
        (IOPATH portawriteenable portadataout[6] (2993:2993:2993) (2993:2993:2993))
        (IOPATH portadatain[6] portadataout[6] (2993:2993:2993) (2993:2993:2993))
        (IOPATH t_portaaddress_portadataout_in_join portadataout[6] (2993:2993:2993) (2993:2993:2993))
        (IOPATH portawriteenable portadataout[7] (2993:2993:2993) (2993:2993:2993))
        (IOPATH portadatain[7] portadataout[7] (2993:2993:2993) (2993:2993:2993))
        (IOPATH t_portaaddress_portadataout_in_join portadataout[7] (2993:2993:2993) (2993:2993:2993))
        (IOPATH portbrewe portbdataout[0] (2991:2991:2991) (2991:2991:2991))
        (IOPATH portbdatain[0] portbdataout[0] (2991:2991:2991) (2991:2991:2991))
        (IOPATH t_portbaddress_portbdataout_in_join portbdataout[0] (2991:2991:2991) (2991:2991:2991))
        (IOPATH portbrewe portbdataout[1] (2991:2991:2991) (2991:2991:2991))
        (IOPATH portbdatain[1] portbdataout[1] (2991:2991:2991) (2991:2991:2991))
        (IOPATH t_portbaddress_portbdataout_in_join portbdataout[1] (2991:2991:2991) (2991:2991:2991))
        (IOPATH portbrewe portbdataout[2] (2991:2991:2991) (2991:2991:2991))
        (IOPATH portbdatain[2] portbdataout[2] (2991:2991:2991) (2991:2991:2991))
        (IOPATH t_portbaddress_portbdataout_in_join portbdataout[2] (2991:2991:2991) (2991:2991:2991))
        (IOPATH portbrewe portbdataout[3] (2991:2991:2991) (2991:2991:2991))
        (IOPATH portbdatain[3] portbdataout[3] (2991:2991:2991) (2991:2991:2991))
        (IOPATH t_portbaddress_portbdataout_in_join portbdataout[3] (2991:2991:2991) (2991:2991:2991))
        (IOPATH portbrewe portbdataout[4] (2991:2991:2991) (2991:2991:2991))
        (IOPATH portbdatain[4] portbdataout[4] (2991:2991:2991) (2991:2991:2991))
        (IOPATH t_portbaddress_portbdataout_in_join portbdataout[4] (2991:2991:2991) (2991:2991:2991))
        (IOPATH portbrewe portbdataout[5] (2991:2991:2991) (2991:2991:2991))
        (IOPATH portbdatain[5] portbdataout[5] (2991:2991:2991) (2991:2991:2991))
        (IOPATH t_portbaddress_portbdataout_in_join portbdataout[5] (2991:2991:2991) (2991:2991:2991))
        (IOPATH portbrewe portbdataout[6] (2991:2991:2991) (2991:2991:2991))
        (IOPATH portbdatain[6] portbdataout[6] (2991:2991:2991) (2991:2991:2991))
        (IOPATH t_portbaddress_portbdataout_in_join portbdataout[6] (2991:2991:2991) (2991:2991:2991))
        (IOPATH portbrewe portbdataout[7] (2991:2991:2991) (2991:2991:2991))
        (IOPATH portbdatain[7] portbdataout[7] (2991:2991:2991) (2991:2991:2991))
        (IOPATH t_portbaddress_portbdataout_in_join portbdataout[7] (2991:2991:2991) (2991:2991:2991))
      )
    )
  )
  (CELL
    (CELLTYPE "cycloneii_lcell_ff")
    (INSTANCE Ram\|altsyncram_component\|auto_generated\|mgl_prim2\|ram_rom_data_shift_cntr_reg\[3\])
    (DELAY
      (ABSOLUTE
        (PORT clk (1564:1564:1564) (1564:1564:1564))
        (PORT datain (84:84:84) (84:84:84))
        (PORT aclr (1550:1550:1550) (1550:1550:1550))
        (PORT sclr (738:738:738) (738:738:738))
        (IOPATH (posedge clk) regout (250:250:250) (250:250:250))
        (IOPATH (posedge aclr) regout (218:218:218) (218:218:218))
      )
    )
    (TIMINGCHECK
      (SETUPHOLD datain (posedge clk) (-36:-36:-36) (266:266:266))
      (SETUPHOLD sclr (posedge clk) (-36:-36:-36) (266:266:266))
    )
  )
  (CELL
    (CELLTYPE "cycloneii_lcell_comb")
    (INSTANCE Add1\~132)
    (DELAY
      (ABSOLUTE
        (PORT datab (1551:1551:1551) (1551:1551:1551))
        (IOPATH datab combout (420:420:420) (420:420:420))
        (IOPATH datab cout (393:393:393) (393:393:393))
        (IOPATH datad combout (150:150:150) (150:150:150))
      )
    )
  )
  (CELL
    (CELLTYPE "cycloneii_lcell_comb")
    (INSTANCE Add1\~134)
    (DELAY
      (ABSOLUTE
        (PORT dataa (507:507:507) (507:507:507))
        (IOPATH dataa combout (438:438:438) (438:438:438))
        (IOPATH dataa cout (414:414:414) (414:414:414))
        (IOPATH datad combout (150:150:150) (150:150:150))
        (IOPATH cin combout (410:410:410) (410:410:410))
        (IOPATH cin cout (71:71:71) (71:71:71))
      )
    )
  )
  (CELL
    (CELLTYPE "cycloneii_lcell_comb")
    (INSTANCE Add1\~136)
    (DELAY
      (ABSOLUTE
        (PORT datab (504:504:504) (504:504:504))
        (IOPATH datab combout (420:420:420) (420:420:420))
        (IOPATH datab cout (393:393:393) (393:393:393))
        (IOPATH datad combout (150:150:150) (150:150:150))
        (IOPATH cin combout (410:410:410) (410:410:410))
        (IOPATH cin cout (71:71:71) (71:71:71))
      )
    )
  )
  (CELL
    (CELLTYPE "cycloneii_lcell_comb")
    (INSTANCE Add1\~138)
    (DELAY
      (ABSOLUTE
        (PORT dataa (518:518:518) (518:518:518))
        (IOPATH dataa combout (438:438:438) (438:438:438))
        (IOPATH dataa cout (414:414:414) (414:414:414))
        (IOPATH datad combout (150:150:150) (150:150:150))
        (IOPATH cin combout (410:410:410) (410:410:410))
        (IOPATH cin cout (71:71:71) (71:71:71))
      )
    )
  )
  (CELL
    (CELLTYPE "cycloneii_lcell_comb")
    (INSTANCE Add1\~140)
    (DELAY
      (ABSOLUTE
        (PORT dataa (518:518:518) (518:518:518))
        (IOPATH dataa combout (438:438:438) (438:438:438))
        (IOPATH dataa cout (414:414:414) (414:414:414))
        (IOPATH datad combout (150:150:150) (150:150:150))
        (IOPATH cin combout (410:410:410) (410:410:410))
        (IOPATH cin cout (71:71:71) (71:71:71))
      )
    )
  )
  (CELL
    (CELLTYPE "cycloneii_lcell_comb")
    (INSTANCE Add1\~142)
    (DELAY
      (ABSOLUTE
        (PORT datab (492:492:492) (492:492:492))
        (IOPATH datab combout (420:420:420) (420:420:420))
        (IOPATH datab cout (393:393:393) (393:393:393))
        (IOPATH datad combout (150:150:150) (150:150:150))
        (IOPATH cin combout (410:410:410) (410:410:410))
        (IOPATH cin cout (71:71:71) (71:71:71))
      )
    )
  )
  (CELL
    (CELLTYPE "cycloneii_lcell_comb")
    (INSTANCE Add1\~144)
    (DELAY
      (ABSOLUTE
        (PORT dataa (508:508:508) (508:508:508))
        (IOPATH dataa combout (438:438:438) (438:438:438))
        (IOPATH dataa cout (504:504:504) (504:504:504))
        (IOPATH datad combout (150:150:150) (150:150:150))
        (IOPATH cin combout (410:410:410) (410:410:410))
        (IOPATH cin cout (159:159:159) (159:159:159))
      )
    )
  )
  (CELL

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -