⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 rom_labirint.syr

📁 游戏玩家通过控制PS/2键盘上的方向键
💻 SYR
字号:
Release 7.1i - xst H.38Copyright (c) 1995-2005 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.44 s | Elapsed : 0.00 / 0.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.44 s | Elapsed : 0.00 / 0.00 s --> Reading design: rom_labirint.prjTABLE OF CONTENTS  1) Synthesis Options Summary  2) HDL Compilation  3) HDL Analysis  4) HDL Synthesis  5) Advanced HDL Synthesis     5.1) HDL Synthesis Report  6) Low Level Synthesis  7) Final Report     7.1) Device utilization summary     7.2) TIMING REPORT=========================================================================*                      Synthesis Options Summary                        *=========================================================================---- Source ParametersInput File Name                    : "rom_labirint.prj"Input Format                       : mixedIgnore Synthesis Constraint File   : NO---- Target ParametersOutput File Name                   : "rom_labirint"Output Format                      : NGCTarget Device                      : xc3s400-5-pq208---- Source OptionsTop Module Name                    : rom_labirintAutomatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoFSM Style                          : lutRAM Extraction                     : YesRAM Style                          : AutoROM Extraction                     : YesROM Style                          : AutoMux Extraction                     : YESDecoder Extraction                 : YESPriority Encoder Extraction        : YESShift Register Extraction          : YESLogical Shifter Extraction         : YESXOR Collapsing                     : YESResource Sharing                   : YESMultiplier Style                   : autoAutomatic Register Balancing       : No---- Target OptionsAdd IO Buffers                     : YESGlobal Maximum Fanout              : 500Add Generic Clock Buffer(BUFG)     : 8Register Duplication               : YESEquivalent register Removal        : YESSlice Packing                      : YESPack IO Registers into IOBs        : auto---- General OptionsOptimization Goal                  : SpeedOptimization Effort                : 1Keep Hierarchy                     : NOGlobal Optimization                : AllClockNetsRTL Output                         : YesWrite Timing Constraints           : NOHierarchy Separator                : /Bus Delimiter                      : <>Case Specifier                     : maintainSlice Utilization Ratio            : 100Slice Utilization Ratio Delta      : 5---- Other Optionslso                                : rom_labirint.lsoRead Cores                         : YEScross_clock_analysis               : NOverilog2001                        : YESsafe_implementation                : NoOptimize Instantiated Primitives   : NOuse_clock_enable                   : Yesuse_sync_set                       : Yesuse_sync_reset                     : Yesenable_auto_floorplanning          : No==================================================================================================================================================*                          HDL Compilation                              *=========================================================================Compiling verilog file "rom_labirint.v"Module <rom_labirint> compiledNo errors in compilationAnalysis of file <"rom_labirint.prj"> succeeded. =========================================================================*                            HDL Analysis                               *=========================================================================Analyzing top module <rom_labirint>.Module <rom_labirint> is correct for synthesis.     Set property "resynthesize = true" for unit <rom_labirint>.=========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <rom_labirint>.    Related source file is "rom_labirint.v".    Found 32x120-bit ROM for signal <$n0000>.    Summary:	inferred   1 ROM(s).Unit <rom_labirint> synthesized.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Advanced Registered AddSub inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# ROMs                             : 1 32x120-bit ROM                    : 1==================================================================================================================================================*                         Low Level Synthesis                           *=========================================================================Optimizing unit <rom_labirint> ...Loading device for application Rf_Device from file '3s400.nph' in environment C:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block rom_labirint, actual ratio is 1.=========================================================================*                            Final Report                               *=========================================================================Final ResultsRTL Top Level Output File Name     : rom_labirint.ngrTop Level Output File Name         : rom_labirintOutput Format                      : NGCOptimization Goal                  : SpeedKeep Hierarchy                     : NODesign Statistics# IOs                              : 15Macro Statistics :# ROMs                             : 1#      32x120-bit ROM              : 1Cell Usage :# BELS                             : 153#      GND                         : 1#      LUT2                        : 1#      LUT3                        : 10#      LUT4                        : 95#      MUXF5                       : 46# IO Buffers                       : 15#      IBUF                        : 12#      OBUF                        : 3=========================================================================Device utilization summary:---------------------------Selected Device : 3s400pq208-5  Number of Slices:                      54  out of   3584     1%   Number of 4 input LUTs:               106  out of   7168     1%   Number of bonded IOBs:                 15  out of    141    10%  =========================================================================TIMING REPORTNOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.      FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT      GENERATED AFTER PLACE-and-ROUTE.Clock Information:------------------No clock signals found in this designTiming Summary:---------------Speed Grade: -5   Minimum period: No path found   Minimum input arrival time before clock: No path found   Maximum output required time after clock: No path found   Maximum combinational path delay: 14.958nsTiming Detail:--------------All values displayed in nanoseconds (ns)=========================================================================Timing constraint: Default path analysis  Total number of paths / destination ports: 399 / 1-------------------------------------------------------------------------Delay:               14.958ns (Levels of Logic = 10)  Source:            col<4> (PAD)  Destination:       char<0> (PAD)  Data Path: col<4> to char<0>                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     IBUF:I->O            71   0.715   2.060  col_4_IBUF (col_4_IBUF)     LUT4:I0->O            1   0.479   0.000  Mrom__n0000_inst_mux_f5_16111_F (N470)     MUXF5:I0->O           1   0.314   0.851  Mrom__n0000_inst_mux_f5_16111 (_n0000<48>)     LUT3:I1->O            1   0.479   0.851  char<0>231 (N21)     LUT4:I1->O            1   0.479   0.000  char<0>1796_G (N491)     MUXF5:I1->O           1   0.314   0.851  char<0>1796 (CHOICE324)     LUT4:I1->O            1   0.479   0.000  char<0>1_SW0_F (N482)     MUXF5:I0->O           1   0.314   0.704  char<0>1_SW0 (N40)     LUT4:I3->O            1   0.479   0.681  char<0>1 (char_0_OBUF)     OBUF:I->O                 4.909          char_0_OBUF (char<0>)    ----------------------------------------    Total                     14.958ns (8.961ns logic, 5.997ns route)                                       (59.9% logic, 40.1% route)=========================================================================CPU : 9.44 / 9.92 s | Elapsed : 9.00 / 9.00 s --> Total memory usage is 102080 kilobytesNumber of errors   :    0 (   0 filtered)Number of warnings :    0 (   0 filtered)Number of infos    :    0 (   0 filtered)

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -