📄 twototen.map.rpt
字号:
+----------------------------------+-----------------+-----------------+--------------------------------------------------------------------+
+-------------------------------------------------------------+
; Analysis & Synthesis Resource Usage Summary ;
+---------------------------------------------+---------------+
; Resource ; Usage ;
+---------------------------------------------+---------------+
; Total logic elements ; 208 ;
; -- Combinational with no register ; 208 ;
; -- Register only ; 0 ;
; -- Combinational with a register ; 0 ;
; ; ;
; Logic element usage by number of LUT inputs ; ;
; -- 4 input functions ; 90 ;
; -- 3 input functions ; 43 ;
; -- 2 input functions ; 65 ;
; -- 1 input functions ; 10 ;
; -- 0 input functions ; 0 ;
; -- Combinational cells for routing ; 0 ;
; ; ;
; Logic elements by mode ; ;
; -- normal mode ; 154 ;
; -- arithmetic mode ; 54 ;
; -- qfbk mode ; 0 ;
; -- register cascade mode ; 0 ;
; -- synchronous clear/load mode ; 0 ;
; -- asynchronous clear/load mode ; 0 ;
; ; ;
; Total registers ; 0 ;
; Total logic cells in carry chains ; 64 ;
; I/O pins ; 29 ;
; Maximum fan-out node ; LessThan~1647 ;
; Maximum fan-out ; 12 ;
; Total fan-out ; 647 ;
; Average fan-out ; 2.73 ;
+---------------------------------------------+---------------+
+---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------+
; Analysis & Synthesis Resource Utilization by Entity ;
+----------------------------+-------------+--------------+-------------+--------------+---------+-----------+-----------+------+--------------+--------------+-------------------+------------------+-----------------+------------+---------------------+
; Compilation Hierarchy Node ; Logic Cells ; LC Registers ; Memory Bits ; DSP Elements ; DSP 9x9 ; DSP 18x18 ; DSP 36x36 ; Pins ; Virtual Pins ; LUT-Only LCs ; Register-Only LCs ; LUT/Register LCs ; Carry Chain LCs ; Packed LCs ; Full Hierarchy Name ;
+----------------------------+-------------+--------------+-------------+--------------+---------+-----------+-----------+------+--------------+--------------+-------------------+------------------+-----------------+------------+---------------------+
; |twototen ; 208 (208) ; 0 ; 0 ; 0 ; 0 ; 0 ; 0 ; 29 ; 0 ; 208 (208) ; 0 (0) ; 0 (0) ; 64 (64) ; 0 (0) ; |twototen ;
+----------------------------+-------------+--------------+-------------+--------------+---------+-----------+-----------+------+--------------+--------------+-------------------+------------------+-----------------+------------+---------------------+
Note: For table entries with two numbers listed, the numbers in parentheses indicate the number of resources of the given type used by the specific entity alone. The numbers listed outside of parentheses indicate the total resources of the given type used by the specific entity and all of its sub-entities in the hierarchy.
+---------------------------------------------------+
; User-Specified and Inferred Latches ;
+-----------------------------------------------+---+
; Latch Name ; ;
+-----------------------------------------------+---+
; out1[1]$latch ; ;
; out1[2]$latch ; ;
; out1[3]$latch ; ;
; out1[6]$latch ; ;
; Number of user-specified and inferred latches ; 4 ;
+-----------------------------------------------+---+
Note: All latches listed above may not be present at the end of synthesis due to various synthesis optimizations.
+------------------------------------------------------+
; General Register Statistics ;
+----------------------------------------------+-------+
; Statistic ; Value ;
+----------------------------------------------+-------+
; Total registers ; 0 ;
; Number of registers using Synchronous Clear ; 0 ;
; Number of registers using Synchronous Load ; 0 ;
; Number of registers using Asynchronous Clear ; 0 ;
; Number of registers using Asynchronous Load ; 0 ;
; Number of registers using Clock Enable ; 0 ;
; Number of registers using Preset ; 0 ;
+----------------------------------------------+-------+
+------------------------------------------------------------------------------------------------------------------------------------------+
; Multiplexer Restructuring Statistics (Restructuring Performed) ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+----------------------------+
; Multiplexer Inputs ; Bus Width ; Baseline Area ; Area if Restructured ; Saving if Restructured ; Registered ; Example Multiplexer Output ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+----------------------------+
; 6:1 ; 2 bits ; 8 LEs ; 6 LEs ; 2 LEs ; No ; |twototen|b[1] ;
; 9:1 ; 2 bits ; 12 LEs ; 12 LEs ; 0 LEs ; No ; |twototen|b[0] ;
; 9:1 ; 2 bits ; 12 LEs ; 12 LEs ; 0 LEs ; No ; |twototen|process2~28 ;
; 9:1 ; 2 bits ; 12 LEs ; 12 LEs ; 0 LEs ; No ; |twototen|process3~62 ;
; 13:1 ; 2 bits ; 16 LEs ; 16 LEs ; 0 LEs ; No ; |twototen|process2~54 ;
; 13:1 ; 2 bits ; 16 LEs ; 16 LEs ; 0 LEs ; No ; |twototen|process3~74 ;
+--------------------+-----------+---------------+----------------------+------------------------+------------+----------------------------+
+--------------------------------+
; Analysis & Synthesis Equations ;
+--------------------------------+
The equations can be found in C:/Documents and Settings/Administrator/桌面/twototen/twototen.map.eqn.
+-------------------------------+
; Analysis & Synthesis Messages ;
+-------------------------------+
Info: *******************************************************************
Info: Running Quartus II Analysis & Synthesis
Info: Version 5.1 Build 176 10/26/2005 SJ Full Version
Info: Processing started: Tue Mar 10 10:40:19 2009
Info: Command: quartus_map --read_settings_files=on --write_settings_files=off twototen -c twototen
Info: Found 2 design units, including 1 entities, in source file twototen.vhd
Info: Found design unit 1: twototen-zh
Info: Found entity 1: twototen
Info: Elaborating entity "twototen" for the top level hierarchy
Warning (10631): VHDL Process Statement warning at twototen.vhd(79): signal or variable "out1" may not be assigned a new value in every possible path through the Process Statement. Signal or variable "out1" holds its previous value in every path with no new value assignment, which may create a combinational loop in the current design.
Warning (10631): VHDL Process Statement warning at twototen.vhd(89): signal or variable "out2" may not be assigned a new value in every possible path through the Process Statement. Signal or variable "out2" holds its previous value in every path with no new value assignment, which may create a combinational loop in the current design.
Warning (10631): VHDL Process Statement warning at twototen.vhd(126): signal or variable "out3" may not be assigned a new value in every possible path through the Process Statement. Signal or variable "out3" holds its previous value in every path with no new value assignment, which may create a combinational loop in the current design.
Warning: Output pins are stuck at VCC or GND
Warning: Pin "out1[0]" stuck at GND
Warning: Pin "out1[4]" stuck at VCC
Warning: Pin "out1[5]" stuck at VCC
Info: Implemented 237 device resources after synthesis - the final resource count might be different
Info: Implemented 8 input pins
Info: Implemented 21 output pins
Info: Implemented 208 logic cells
Info: Quartus II Analysis & Synthesis was successful. 0 errors, 7 warnings
Info: Processing ended: Tue Mar 10 10:40:28 2009
Info: Elapsed time: 00:00:09
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -