📄 ram_1024.xco
字号:
# BEGIN Project OptionsSET flowvendor = Foundation_iSESET vhdlsim = TrueSET verilogsim = TrueSET workingdirectory = D:\work\ISE\c13SET speedgrade = -12SET simulationfiles = BehavioralSET asysymbol = TrueSET addpads = FalseSET device = xc4vsx35SET implementationfiletype = EdifSET busformat = BusFormatAngleBracketNotRippedSET foundationsym = FalseSET package = ff668SET createndf = FalseSET designentry = VHDLSET devicefamily = virtex4SET formalverification = FalseSET removerpms = False# END Project Options# BEGIN SelectSELECT Dual_Port_Block_Memory family Xilinx,_Inc. 6.3# END Select# BEGIN ParametersCSET port_a_init_value=0CSET port_b_init_pin=falseCSET port_b_enable_pin_polarity=Active_HighCSET port_a_additional_output_pipe_stages=0CSET port_b_initialization_pin_polarity=Active_HighCSET select_primitive=32kx1CSET port_a_init_pin=falseCSET port_b_active_clock_edge=Rising_Edge_TriggeredCSET port_a_handshaking_pins=falseCSET global_init_value=0CSET port_a_enable_pin_polarity=Active_HighCSET port_b_init_value=0CSET depth_a=1024CSET depth_b=1024CSET port_a_write_enable_polarity=Active_HighCSET component_name=ram_1024CSET disable_warning_messages=trueCSET port_a_enable_pin=falseCSET configuration_port_a=Read_And_WriteCSET write_mode_port_a=Read_Before_WriteCSET configuration_port_b=Read_And_WriteCSET write_mode_port_b=Read_Before_WriteCSET port_b_register_inputs=falseCSET primitive_selection=Optimize_For_AreaCSET width_a=18CSET width_b=18CSET port_a_active_clock_edge=Rising_Edge_TriggeredCSET port_b_additional_output_pipe_stages=0CSET port_b_write_enable_polarity=Active_HighCSET load_init_file=falseCSET port_a_register_inputs=falseCSET port_a_initialization_pin_polarity=Active_HighCSET port_b_handshaking_pins=falseCSET port_b_enable_pin=false# END ParametersGENERATE
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -