⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 dds.tan.qmsg

📁 FPGA实现DDS
💻 QMSG
📖 第 1 页 / 共 3 页
字号:
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT" "SYSCLK memory altsyncram:sin_rom\|altsyncram_5h11:auto_generated\|ram_block1a0~porta_address_reg0 register SIN_OUT\[6\]~reg0 170.71 MHz 5.858 ns Internal " "Info: Clock \"SYSCLK\" has Internal fmax of 170.71 MHz between source memory \"altsyncram:sin_rom\|altsyncram_5h11:auto_generated\|ram_block1a0~porta_address_reg0\" and destination register \"SIN_OUT\[6\]~reg0\" (period= 5.858 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "5.544 ns + Longest memory register " "Info: + Longest memory to register delay is 5.544 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns altsyncram:sin_rom\|altsyncram_5h11:auto_generated\|ram_block1a0~porta_address_reg0 1 MEM M4K_X11_Y10 9 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = M4K_X11_Y10; Fanout = 9; MEM Node = 'altsyncram:sin_rom\|altsyncram_5h11:auto_generated\|ram_block1a0~porta_address_reg0'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "" { altsyncram:sin_rom|altsyncram_5h11:auto_generated|ram_block1a0~porta_address_reg0 } "NODE_NAME" } } { "db/altsyncram_5h11.tdf" "" { Text "D:/中期成果/dds/db/altsyncram_5h11.tdf" 34 2 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(3.761 ns) 3.761 ns altsyncram:sin_rom\|altsyncram_5h11:auto_generated\|q_a\[6\] 2 MEM M4K_X11_Y10 1 " "Info: 2: + IC(0.000 ns) + CELL(3.761 ns) = 3.761 ns; Loc. = M4K_X11_Y10; Fanout = 1; MEM Node = 'altsyncram:sin_rom\|altsyncram_5h11:auto_generated\|q_a\[6\]'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "3.761 ns" { altsyncram:sin_rom|altsyncram_5h11:auto_generated|ram_block1a0~porta_address_reg0 altsyncram:sin_rom|altsyncram_5h11:auto_generated|q_a[6] } "NODE_NAME" } } { "db/altsyncram_5h11.tdf" "" { Text "D:/中期成果/dds/db/altsyncram_5h11.tdf" 31 2 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.469 ns) + CELL(0.206 ns) 5.436 ns temp_sin~123 3 COMB LCCOMB_X17_Y10_N18 1 " "Info: 3: + IC(1.469 ns) + CELL(0.206 ns) = 5.436 ns; Loc. = LCCOMB_X17_Y10_N18; Fanout = 1; COMB Node = 'temp_sin~123'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "1.675 ns" { altsyncram:sin_rom|altsyncram_5h11:auto_generated|q_a[6] temp_sin~123 } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 171 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.108 ns) 5.544 ns SIN_OUT\[6\]~reg0 4 REG LCFF_X17_Y10_N19 1 " "Info: 4: + IC(0.000 ns) + CELL(0.108 ns) = 5.544 ns; Loc. = LCFF_X17_Y10_N19; Fanout = 1; REG Node = 'SIN_OUT\[6\]~reg0'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "0.108 ns" { temp_sin~123 SIN_OUT[6]~reg0 } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 173 0 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "4.075 ns ( 73.50 % ) " "Info: Total cell delay = 4.075 ns ( 73.50 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "1.469 ns ( 26.50 % ) " "Info: Total interconnect delay = 1.469 ns ( 26.50 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0}  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "5.544 ns" { altsyncram:sin_rom|altsyncram_5h11:auto_generated|ram_block1a0~porta_address_reg0 altsyncram:sin_rom|altsyncram_5h11:auto_generated|q_a[6] temp_sin~123 SIN_OUT[6]~reg0 } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "5.544 ns" { altsyncram:sin_rom|altsyncram_5h11:auto_generated|ram_block1a0~porta_address_reg0 {} altsyncram:sin_rom|altsyncram_5h11:auto_generated|q_a[6] {} temp_sin~123 {} SIN_OUT[6]~reg0 {} } { 0.000ns 0.000ns 1.469ns 0.000ns } { 0.000ns 3.761ns 0.206ns 0.108ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "-0.094 ns - Smallest " "Info: - Smallest clock skew is -0.094 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "SYSCLK destination 2.793 ns + Shortest register " "Info: + Shortest clock path from clock \"SYSCLK\" to destination register is 2.793 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.140 ns) 1.140 ns SYSCLK 1 CLK PIN_23 1 " "Info: 1: + IC(0.000 ns) + CELL(1.140 ns) = 1.140 ns; Loc. = PIN_23; Fanout = 1; CLK Node = 'SYSCLK'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "" { SYSCLK } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 38 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.143 ns) + CELL(0.000 ns) 1.283 ns SYSCLK~clkctrl 2 COMB CLKCTRL_G2 87 " "Info: 2: + IC(0.143 ns) + CELL(0.000 ns) = 1.283 ns; Loc. = CLKCTRL_G2; Fanout = 87; COMB Node = 'SYSCLK~clkctrl'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "0.143 ns" { SYSCLK SYSCLK~clkctrl } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 38 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.844 ns) + CELL(0.666 ns) 2.793 ns SIN_OUT\[6\]~reg0 3 REG LCFF_X17_Y10_N19 1 " "Info: 3: + IC(0.844 ns) + CELL(0.666 ns) = 2.793 ns; Loc. = LCFF_X17_Y10_N19; Fanout = 1; REG Node = 'SIN_OUT\[6\]~reg0'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "1.510 ns" { SYSCLK~clkctrl SIN_OUT[6]~reg0 } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 173 0 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.806 ns ( 64.66 % ) " "Info: Total cell delay = 1.806 ns ( 64.66 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.987 ns ( 35.34 % ) " "Info: Total interconnect delay = 0.987 ns ( 35.34 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0}  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.793 ns" { SYSCLK SYSCLK~clkctrl SIN_OUT[6]~reg0 } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.793 ns" { SYSCLK {} SYSCLK~combout {} SYSCLK~clkctrl {} SIN_OUT[6]~reg0 {} } { 0.000ns 0.000ns 0.143ns 0.844ns } { 0.000ns 1.140ns 0.000ns 0.666ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "SYSCLK source 2.887 ns - Longest memory " "Info: - Longest clock path from clock \"SYSCLK\" to source memory is 2.887 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.140 ns) 1.140 ns SYSCLK 1 CLK PIN_23 1 " "Info: 1: + IC(0.000 ns) + CELL(1.140 ns) = 1.140 ns; Loc. = PIN_23; Fanout = 1; CLK Node = 'SYSCLK'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "" { SYSCLK } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 38 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.143 ns) + CELL(0.000 ns) 1.283 ns SYSCLK~clkctrl 2 COMB CLKCTRL_G2 87 " "Info: 2: + IC(0.143 ns) + CELL(0.000 ns) = 1.283 ns; Loc. = CLKCTRL_G2; Fanout = 87; COMB Node = 'SYSCLK~clkctrl'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "0.143 ns" { SYSCLK SYSCLK~clkctrl } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 38 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.769 ns) + CELL(0.835 ns) 2.887 ns altsyncram:sin_rom\|altsyncram_5h11:auto_generated\|ram_block1a0~porta_address_reg0 3 MEM M4K_X11_Y10 9 " "Info: 3: + IC(0.769 ns) + CELL(0.835 ns) = 2.887 ns; Loc. = M4K_X11_Y10; Fanout = 9; MEM Node = 'altsyncram:sin_rom\|altsyncram_5h11:auto_generated\|ram_block1a0~porta_address_reg0'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "1.604 ns" { SYSCLK~clkctrl altsyncram:sin_rom|altsyncram_5h11:auto_generated|ram_block1a0~porta_address_reg0 } "NODE_NAME" } } { "db/altsyncram_5h11.tdf" "" { Text "D:/中期成果/dds/db/altsyncram_5h11.tdf" 34 2 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.975 ns ( 68.41 % ) " "Info: Total cell delay = 1.975 ns ( 68.41 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.912 ns ( 31.59 % ) " "Info: Total interconnect delay = 0.912 ns ( 31.59 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0}  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.887 ns" { SYSCLK SYSCLK~clkctrl altsyncram:sin_rom|altsyncram_5h11:auto_generated|ram_block1a0~porta_address_reg0 } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.887 ns" { SYSCLK {} SYSCLK~combout {} SYSCLK~clkctrl {} altsyncram:sin_rom|altsyncram_5h11:auto_generated|ram_block1a0~porta_address_reg0 {} } { 0.000ns 0.000ns 0.143ns 0.769ns } { 0.000ns 1.140ns 0.000ns 0.835ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0 0}  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.793 ns" { SYSCLK SYSCLK~clkctrl SIN_OUT[6]~reg0 } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.793 ns" { SYSCLK {} SYSCLK~combout {} SYSCLK~clkctrl {} SIN_OUT[6]~reg0 {} } { 0.000ns 0.000ns 0.143ns 0.844ns } { 0.000ns 1.140ns 0.000ns 0.666ns } "" } } { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.887 ns" { SYSCLK SYSCLK~clkctrl altsyncram:sin_rom|altsyncram_5h11:auto_generated|ram_block1a0~porta_address_reg0 } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.887 ns" { SYSCLK {} SYSCLK~combout {} SYSCLK~clkctrl {} altsyncram:sin_rom|altsyncram_5h11:auto_generated|ram_block1a0~porta_address_reg0 {} } { 0.000ns 0.000ns 0.143ns 0.769ns } { 0.000ns 1.140ns 0.000ns 0.835ns } "" } }  } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.260 ns + " "Info: + Micro clock to output delay of source is 0.260 ns" {  } { { "db/altsyncram_5h11.tdf" "" { Text "D:/中期成果/dds/db/altsyncram_5h11.tdf" 34 2 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_TSU_DELAY" "-0.040 ns + " "Info: + Micro setup delay of destination is -0.040 ns" {  } { { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 173 0 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0 0}  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "5.544 ns" { altsyncram:sin_rom|altsyncram_5h11:auto_generated|ram_block1a0~porta_address_reg0 altsyncram:sin_rom|altsyncram_5h11:auto_generated|q_a[6] temp_sin~123 SIN_OUT[6]~reg0 } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "5.544 ns" { altsyncram:sin_rom|altsyncram_5h11:auto_generated|ram_block1a0~porta_address_reg0 {} altsyncram:sin_rom|altsyncram_5h11:auto_generated|q_a[6] {} temp_sin~123 {} SIN_OUT[6]~reg0 {} } { 0.000ns 0.000ns 1.469ns 0.000ns } { 0.000ns 3.761ns 0.206ns 0.108ns } "" } } { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.793 ns" { SYSCLK SYSCLK~clkctrl SIN_OUT[6]~reg0 } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.793 ns" { SYSCLK {} SYSCLK~combout {} SYSCLK~clkctrl {} SIN_OUT[6]~reg0 {} } { 0.000ns 0.000ns 0.143ns 0.844ns } { 0.000ns 1.140ns 0.000ns 0.666ns } "" } } { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.887 ns" { SYSCLK SYSCLK~clkctrl altsyncram:sin_rom|altsyncram_5h11:auto_generated|ram_block1a0~porta_address_reg0 } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.887 ns" { SYSCLK {} SYSCLK~combout {} SYSCLK~clkctrl {} altsyncram:sin_rom|altsyncram_5h11:auto_generated|ram_block1a0~porta_address_reg0 {} } { 0.000ns 0.000ns 0.143ns 0.769ns } { 0.000ns 1.140ns 0.000ns 0.835ns } "" } }  } 0 0 "Clock \"%1!s!\" has %8!s! fmax of %6!s! between source %2!s! \"%3!s!\" and destination %4!s! \"%5!s!\" (period= %7!s!)" 0 0 "" 0 0}
{ "Info" "ITDB_TSU_RESULT" "sync_fcw\[4\] FCW\[4\] SYSCLK 6.321 ns register " "Info: tsu for register \"sync_fcw\[4\]\" (data pin = \"FCW\[4\]\", clock pin = \"SYSCLK\") is 6.321 ns" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "9.163 ns + Longest pin register " "Info: + Longest pin to register delay is 9.163 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.984 ns) 0.984 ns FCW\[4\] 1 PIN PIN_203 1 " "Info: 1: + IC(0.000 ns) + CELL(0.984 ns) = 0.984 ns; Loc. = PIN_203; Fanout = 1; PIN Node = 'FCW\[4\]'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "" { FCW[4] } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 40 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(7.456 ns) + CELL(0.615 ns) 9.055 ns sync_fcw~295 2 COMB LCCOMB_X13_Y11_N8 1 " "Info: 2: + IC(7.456 ns) + CELL(0.615 ns) = 9.055 ns; Loc. = LCCOMB_X13_Y11_N8; Fanout = 1; COMB Node = 'sync_fcw~295'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "8.071 ns" { FCW[4] sync_fcw~295 } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 51 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.108 ns) 9.163 ns sync_fcw\[4\] 3 REG LCFF_X13_Y11_N9 2 " "Info: 3: + IC(0.000 ns) + CELL(0.108 ns) = 9.163 ns; Loc. = LCFF_X13_Y11_N9; Fanout = 2; REG Node = 'sync_fcw\[4\]'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "0.108 ns" { sync_fcw~295 sync_fcw[4] } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 102 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.707 ns ( 18.63 % ) " "Info: Total cell delay = 1.707 ns ( 18.63 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "7.456 ns ( 81.37 % ) " "Info: Total interconnect delay = 7.456 ns ( 81.37 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0}  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "9.163 ns" { FCW[4] sync_fcw~295 sync_fcw[4] } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "9.163 ns" { FCW[4] {} FCW[4]~combout {} sync_fcw~295 {} sync_fcw[4] {} } { 0.000ns 0.000ns 7.456ns 0.000ns } { 0.000ns 0.984ns 0.615ns 0.108ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_TSU_DELAY" "-0.040 ns + " "Info: + Micro setup delay of destination is -0.040 ns" {  } { { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 102 -1 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "SYSCLK destination 2.802 ns - Shortest register " "Info: - Shortest clock path from clock \"SYSCLK\" to destination register is 2.802 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.140 ns) 1.140 ns SYSCLK 1 CLK PIN_23 1 " "Info: 1: + IC(0.000 ns) + CELL(1.140 ns) = 1.140 ns; Loc. = PIN_23; Fanout = 1; CLK Node = 'SYSCLK'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "" { SYSCLK } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 38 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.143 ns) + CELL(0.000 ns) 1.283 ns SYSCLK~clkctrl 2 COMB CLKCTRL_G2 87 " "Info: 2: + IC(0.143 ns) + CELL(0.000 ns) = 1.283 ns; Loc. = CLKCTRL_G2; Fanout = 87; COMB Node = 'SYSCLK~clkctrl'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "0.143 ns" { SYSCLK SYSCLK~clkctrl } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 38 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.853 ns) + CELL(0.666 ns) 2.802 ns sync_fcw\[4\] 3 REG LCFF_X13_Y11_N9 2 " "Info: 3: + IC(0.853 ns) + CELL(0.666 ns) = 2.802 ns; Loc. = LCFF_X13_Y11_N9; Fanout = 2; REG Node = 'sync_fcw\[4\]'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "1.519 ns" { SYSCLK~clkctrl sync_fcw[4] } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 102 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.806 ns ( 64.45 % ) " "Info: Total cell delay = 1.806 ns ( 64.45 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.996 ns ( 35.55 % ) " "Info: Total interconnect delay = 0.996 ns ( 35.55 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0}  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.802 ns" { SYSCLK SYSCLK~clkctrl sync_fcw[4] } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.802 ns" { SYSCLK {} SYSCLK~combout {} SYSCLK~clkctrl {} sync_fcw[4] {} } { 0.000ns 0.000ns 0.143ns 0.853ns } { 0.000ns 1.140ns 0.000ns 0.666ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0 0}  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "9.163 ns" { FCW[4] sync_fcw~295 sync_fcw[4] } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "9.163 ns" { FCW[4] {} FCW[4]~combout {} sync_fcw~295 {} sync_fcw[4] {} } { 0.000ns 0.000ns 7.456ns 0.000ns } { 0.000ns 0.984ns 0.615ns 0.108ns } "" } } { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.802 ns" { SYSCLK SYSCLK~clkctrl sync_fcw[4] } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.802 ns" { SYSCLK {} SYSCLK~combout {} SYSCLK~clkctrl {} sync_fcw[4] {} } { 0.000ns 0.000ns 0.143ns 0.853ns } { 0.000ns 1.140ns 0.000ns 0.666ns } "" } }  } 0 0 "tsu for %5!s! \"%1!s!\" (data pin = \"%2!s!\", clock pin = \"%3!s!\") is %4!s!" 0 0 "" 0 0}
{ "Info" "ITDB_FULL_TCO_RESULT" "SYSCLK SIN_OUT\[9\] SIN_OUT\[9\]~reg0 9.082 ns register " "Info: tco from clock \"SYSCLK\" to destination pin \"SIN_OUT\[9\]\" through register \"SIN_OUT\[9\]~reg0\" is 9.082 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "SYSCLK source 2.793 ns + Longest register " "Info: + Longest clock path from clock \"SYSCLK\" to source register is 2.793 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.140 ns) 1.140 ns SYSCLK 1 CLK PIN_23 1 " "Info: 1: + IC(0.000 ns) + CELL(1.140 ns) = 1.140 ns; Loc. = PIN_23; Fanout = 1; CLK Node = 'SYSCLK'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "" { SYSCLK } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 38 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.143 ns) + CELL(0.000 ns) 1.283 ns SYSCLK~clkctrl 2 COMB CLKCTRL_G2 87 " "Info: 2: + IC(0.143 ns) + CELL(0.000 ns) = 1.283 ns; Loc. = CLKCTRL_G2; Fanout = 87; COMB Node = 'SYSCLK~clkctrl'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "0.143 ns" { SYSCLK SYSCLK~clkctrl } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 38 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.844 ns) + CELL(0.666 ns) 2.793 ns SIN_OUT\[9\]~reg0 3 REG LCFF_X17_Y10_N25 1 " "Info: 3: + IC(0.844 ns) + CELL(0.666 ns) = 2.793 ns; Loc. = LCFF_X17_Y10_N25; Fanout = 1; REG Node = 'SIN_OUT\[9\]~reg0'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "1.510 ns" { SYSCLK~clkctrl SIN_OUT[9]~reg0 } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 173 0 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.806 ns ( 64.66 % ) " "Info: Total cell delay = 1.806 ns ( 64.66 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.987 ns ( 35.34 % ) " "Info: Total interconnect delay = 0.987 ns ( 35.34 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0}  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.793 ns" { SYSCLK SYSCLK~clkctrl SIN_OUT[9]~reg0 } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.793 ns" { SYSCLK {} SYSCLK~combout {} SYSCLK~clkctrl {} SIN_OUT[9]~reg0 {} } { 0.000ns 0.000ns 0.143ns 0.844ns } { 0.000ns 1.140ns 0.000ns 0.666ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.304 ns + " "Info: + Micro clock to output delay of source is 0.304 ns" {  } { { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 173 0 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "5.985 ns + Longest register pin " "Info: + Longest register to pin delay is 5.985 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns SIN_OUT\[9\]~reg0 1 REG LCFF_X17_Y10_N25 1 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCFF_X17_Y10_N25; Fanout = 1; REG Node = 'SIN_OUT\[9\]~reg0'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "" { SIN_OUT[9]~reg0 } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 173 0 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(2.879 ns) + CELL(3.106 ns) 5.985 ns SIN_OUT\[9\] 2 PIN PIN_14 0 " "Info: 2: + IC(2.879 ns) + CELL(3.106 ns) = 5.985 ns; Loc. = PIN_14; Fanout = 0; PIN Node = 'SIN_OUT\[9\]'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "5.985 ns" { SIN_OUT[9]~reg0 SIN_OUT[9] } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 173 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "3.106 ns ( 51.90 % ) " "Info: Total cell delay = 3.106 ns ( 51.90 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.879 ns ( 48.10 % ) " "Info: Total interconnect delay = 2.879 ns ( 48.10 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0}  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "5.985 ns" { SIN_OUT[9]~reg0 SIN_OUT[9] } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "5.985 ns" { SIN_OUT[9]~reg0 {} SIN_OUT[9] {} } { 0.000ns 2.879ns } { 0.000ns 3.106ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0 0}  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.793 ns" { SYSCLK SYSCLK~clkctrl SIN_OUT[9]~reg0 } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.793 ns" { SYSCLK {} SYSCLK~combout {} SYSCLK~clkctrl {} SIN_OUT[9]~reg0 {} } { 0.000ns 0.000ns 0.143ns 0.844ns } { 0.000ns 1.140ns 0.000ns 0.666ns } "" } } { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "5.985 ns" { SIN_OUT[9]~reg0 SIN_OUT[9] } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "5.985 ns" { SIN_OUT[9]~reg0 {} SIN_OUT[9] {} } { 0.000ns 2.879ns } { 0.000ns 3.106ns } "" } }  } 0 0 "tco from clock \"%1!s!\" to destination pin \"%2!s!\" through %5!s! \"%3!s!\" is %4!s!" 0 0 "" 0 0}
{ "Info" "ITDB_TH_RESULT" "sync_fcw\[8\] FCW\[8\] SYSCLK -4.473 ns register " "Info: th for register \"sync_fcw\[8\]\" (data pin = \"FCW\[8\]\", clock pin = \"SYSCLK\") is -4.473 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "SYSCLK destination 2.785 ns + Longest register " "Info: + Longest clock path from clock \"SYSCLK\" to destination register is 2.785 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(1.140 ns) 1.140 ns SYSCLK 1 CLK PIN_23 1 " "Info: 1: + IC(0.000 ns) + CELL(1.140 ns) = 1.140 ns; Loc. = PIN_23; Fanout = 1; CLK Node = 'SYSCLK'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "" { SYSCLK } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 38 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.143 ns) + CELL(0.000 ns) 1.283 ns SYSCLK~clkctrl 2 COMB CLKCTRL_G2 87 " "Info: 2: + IC(0.143 ns) + CELL(0.000 ns) = 1.283 ns; Loc. = CLKCTRL_G2; Fanout = 87; COMB Node = 'SYSCLK~clkctrl'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "0.143 ns" { SYSCLK SYSCLK~clkctrl } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 38 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.836 ns) + CELL(0.666 ns) 2.785 ns sync_fcw\[8\] 3 REG LCFF_X10_Y10_N13 2 " "Info: 3: + IC(0.836 ns) + CELL(0.666 ns) = 2.785 ns; Loc. = LCFF_X10_Y10_N13; Fanout = 2; REG Node = 'sync_fcw\[8\]'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "1.502 ns" { SYSCLK~clkctrl sync_fcw[8] } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 102 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.806 ns ( 64.85 % ) " "Info: Total cell delay = 1.806 ns ( 64.85 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "0.979 ns ( 35.15 % ) " "Info: Total interconnect delay = 0.979 ns ( 35.15 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0}  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.785 ns" { SYSCLK SYSCLK~clkctrl sync_fcw[8] } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.785 ns" { SYSCLK {} SYSCLK~combout {} SYSCLK~clkctrl {} sync_fcw[8] {} } { 0.000ns 0.000ns 0.143ns 0.836ns } { 0.000ns 1.140ns 0.000ns 0.666ns } "" } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_TH_DELAY" "0.306 ns + " "Info: + Micro hold delay of destination is 0.306 ns" {  } { { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 102 -1 0 } }  } 0 0 "%2!c! Micro hold delay of destination is %1!s!" 0 0 "" 0 0} { "Info" "ITDB_FULL_DATA_PATH_RESULT" "7.564 ns - Shortest pin register " "Info: - Shortest pin to register delay is 7.564 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.984 ns) 0.984 ns FCW\[8\] 1 PIN PIN_198 1 " "Info: 1: + IC(0.000 ns) + CELL(0.984 ns) = 0.984 ns; Loc. = PIN_198; Fanout = 1; PIN Node = 'FCW\[8\]'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "" { FCW[8] } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 40 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(6.106 ns) + CELL(0.366 ns) 7.456 ns sync_fcw~291 2 COMB LCCOMB_X10_Y10_N12 1 " "Info: 2: + IC(6.106 ns) + CELL(0.366 ns) = 7.456 ns; Loc. = LCCOMB_X10_Y10_N12; Fanout = 1; COMB Node = 'sync_fcw~291'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "6.472 ns" { FCW[8] sync_fcw~291 } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 51 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.108 ns) 7.564 ns sync_fcw\[8\] 3 REG LCFF_X10_Y10_N13 2 " "Info: 3: + IC(0.000 ns) + CELL(0.108 ns) = 7.564 ns; Loc. = LCFF_X10_Y10_N13; Fanout = 2; REG Node = 'sync_fcw\[8\]'" {  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "0.108 ns" { sync_fcw~291 sync_fcw[8] } "NODE_NAME" } } { "dds.vhd" "" { Text "D:/中期成果/dds/dds.vhd" 102 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.458 ns ( 19.28 % ) " "Info: Total cell delay = 1.458 ns ( 19.28 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0 "" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "6.106 ns ( 80.72 % ) " "Info: Total interconnect delay = 6.106 ns ( 80.72 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0 "" 0 0}  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "7.564 ns" { FCW[8] sync_fcw~291 sync_fcw[8] } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "7.564 ns" { FCW[8] {} FCW[8]~combout {} sync_fcw~291 {} sync_fcw[8] {} } { 0.000ns 0.000ns 6.106ns 0.000ns } { 0.000ns 0.984ns 0.366ns 0.108ns } "" } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0 "" 0 0}  } { { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "2.785 ns" { SYSCLK SYSCLK~clkctrl sync_fcw[8] } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "2.785 ns" { SYSCLK {} SYSCLK~combout {} SYSCLK~clkctrl {} sync_fcw[8] {} } { 0.000ns 0.000ns 0.143ns 0.836ns } { 0.000ns 1.140ns 0.000ns 0.666ns } "" } } { "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" { Floorplan "c:/altera/80/quartus/bin/TimingClosureFloorplan.fld" "" "7.564 ns" { FCW[8] sync_fcw~291 sync_fcw[8] } "NODE_NAME" } } { "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "" { "TechnologyMapViewer" "c:/altera/80/quartus/bin/Technology_Viewer.qrui" "7.564 ns" { FCW[8] {} FCW[8]~combout {} sync_fcw~291 {} sync_fcw[8] {} } { 0.000ns 0.000ns 6.106ns 0.000ns } { 0.000ns 0.984ns 0.366ns 0.108ns } "" } }  } 0 0 "th for %5!s! \"%1!s!\" (data pin = \"%2!s!\", clock pin = \"%3!s!\") is %4!s!" 0 0 "" 0 0}

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -