⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 rotxr.s

📁 gdb-6.8 Linux下的调试程序 最新版本
💻 S
📖 第 1 页 / 共 3 页
字号:
# Hitachi H8 testcase 'rotxr'# mach(): all# as(h8300):	--defsym sim_cpu=0# as(h8300h):	--defsym sim_cpu=1# as(h8300s):	--defsym sim_cpu=2# as(h8sx):	--defsym sim_cpu=3# ld(h8300h):	-m h8300helf# ld(h8300s):	-m h8300self# ld(h8sx):	-m h8300sxelf	.include "testutils.inc"	start	.databyte_dest:	.byte	0xa5	.align 2word_dest:	.word	0xa5a5	.align 4long_dest:	.long	0xa5a5a5a5	.textrotxr_b_reg8_1:	set_grs_a5a5		; Fill all general regs with a fixed pattern	set_ccr_zero	rotxr.b	r0l		; shift right arithmetic by one;;;	.word	0x1308	test_carry_set		; H=0 N=0 Z=0 V=0 C=1	test_zero_clear	test_ovf_clear	test_neg_clear	test_h_gr16 0xa552 r0	; 1010 0101 -> 0101 0010.if (sim_cpu)	test_h_gr32 0xa5a5a552 er0.endif	test_gr_a5a5 1		; Make sure other general regs not disturbed	test_gr_a5a5 2	test_gr_a5a5 3	test_gr_a5a5 4	test_gr_a5a5 5	test_gr_a5a5 6	test_gr_a5a5 7.if (sim_cpu == h8sx)rotxr_b_ind_1:	set_grs_a5a5		; Fill all general regs with a fixed pattern	set_ccr_zero	mov	#byte_dest, er0	rotxr.b	@er0	; shift right arithmetic by one, indirect;;;	.word	0x7d00;;;	.word	0x1300	test_carry_set		; H=0 N=0 Z=0 V=0 C=1	test_zero_clear	test_ovf_clear	test_neg_clear	test_h_gr32  byte_dest er0	test_gr_a5a5 1		; Make sure other general regs not disturbed	test_gr_a5a5 2	test_gr_a5a5 3	test_gr_a5a5 4	test_gr_a5a5 5	test_gr_a5a5 6	test_gr_a5a5 7	; 1010 0101 -> 0101 0010	cmp.b	#0x52, @byte_dest	beq	.Lbind1	fail.Lbind1:	mov	#0xa5a5a5a5, @byte_destrotxr_b_postinc_1:	set_grs_a5a5		; Fill all general regs with a fixed pattern	set_ccr_zero	mov	#byte_dest, er0	rotxr.b	@er0+	; shift right arithmetic by one, postinc;;;	.word	0x0174;;;	.word	0x6c08;;;	.word	0x1300	test_carry_set		; H=0 N=0 Z=0 V=0 C=1	test_zero_clear	test_ovf_clear	test_neg_clear	test_h_gr32  byte_dest+1 er0	test_gr_a5a5 1		; Make sure other general regs not disturbed	test_gr_a5a5 2	test_gr_a5a5 3	test_gr_a5a5 4	test_gr_a5a5 5	test_gr_a5a5 6	test_gr_a5a5 7	; 1010 0101 -> 0101 0010	cmp.b	#0x52, @byte_dest	beq	.Lbpostinc1	fail.Lbpostinc1:	mov	#0xa5a5a5a5, @byte_destrotxr_b_postdec_1:	set_grs_a5a5		; Fill all general regs with a fixed pattern	set_ccr_zero	mov	#byte_dest, er0	rotxr.b	@er0-	; shift right arithmetic by one, postdec;;;	.word	0x0176;;;	.word	0x6c08;;;	.word	0x1300	test_carry_set		; H=0 N=0 Z=0 V=0 C=1	test_zero_clear	test_ovf_clear	test_neg_clear	test_h_gr32  byte_dest-1 er0	test_gr_a5a5 1		; Make sure other general regs not disturbed	test_gr_a5a5 2	test_gr_a5a5 3	test_gr_a5a5 4	test_gr_a5a5 5	test_gr_a5a5 6	test_gr_a5a5 7	; 1010 0101 -> 0101 0010	cmp.b	#0x52, @byte_dest	beq	.Lbpostdec1	fail.Lbpostdec1:	mov	#0xa5a5a5a5, @byte_destrotxr_b_preinc_1:	set_grs_a5a5		; Fill all general regs with a fixed pattern	set_ccr_zero	mov	#byte_dest-1, er0	rotxr.b	@+er0	; shift right arithmetic by one, preinc;;;	.word	0x0175;;;	.word	0x6c08;;;	.word	0x1300	test_carry_set		; H=0 N=0 Z=0 V=0 C=1	test_zero_clear	test_ovf_clear	test_neg_clear	test_h_gr32  byte_dest er0	test_gr_a5a5 1		; Make sure other general regs not disturbed	test_gr_a5a5 2	test_gr_a5a5 3	test_gr_a5a5 4	test_gr_a5a5 5	test_gr_a5a5 6	test_gr_a5a5 7	; 1010 0101 -> 0101 0010	cmp.b	#0x52, @byte_dest	beq	.Lbpreinc1	fail.Lbpreinc1:	mov	#0xa5a5a5a5, @byte_destrotxr_b_predec_1:	set_grs_a5a5		; Fill all general regs with a fixed pattern	set_ccr_zero	mov	#byte_dest+1, er0	rotxr.b	@-er0	; shift right arithmetic by one, predec;;;	.word	0x0177;;;	.word	0x6c08;;;	.word	0x1300	test_carry_set		; H=0 N=0 Z=0 V=0 C=1	test_zero_clear	test_ovf_clear	test_neg_clear	test_h_gr32  byte_dest er0	test_gr_a5a5 1		; Make sure other general regs not disturbed	test_gr_a5a5 2	test_gr_a5a5 3	test_gr_a5a5 4	test_gr_a5a5 5	test_gr_a5a5 6	test_gr_a5a5 7	; 1010 0101 -> 0101 0010	cmp.b	#0x52, @byte_dest	beq	.Lbpredec1	fail.Lbpredec1:	mov	#0xa5a5a5a5, @byte_destrotxr_b_disp2_1:	set_grs_a5a5		; Fill all general regs with a fixed pattern	set_ccr_zero	mov	#byte_dest-2, er0	rotxr.b	@(2:2, er0)	; shift right arithmetic by one, disp2;;;	.word	0x0176;;;	.word	0x6808;;;	.word	0x1300	test_carry_set		; H=0 N=0 Z=0 V=0 C=1	test_zero_clear	test_ovf_clear	test_neg_clear	test_h_gr32  byte_dest-2 er0	test_gr_a5a5 1		; Make sure other general regs not disturbed	test_gr_a5a5 2	test_gr_a5a5 3	test_gr_a5a5 4	test_gr_a5a5 5	test_gr_a5a5 6	test_gr_a5a5 7	; 1010 0101 -> 0101 0010	cmp.b	#0x52, @byte_dest	beq	.Lbdisp21	fail.Lbdisp21:	mov	#0xa5a5a5a5, @byte_destrotxr_b_disp16_1:	set_grs_a5a5		; Fill all general regs with a fixed pattern	set_ccr_zero	mov	#byte_dest-44, er0	rotxr.b	@(44:16, er0)	; shift right arithmetic by one, disp16;;;	.word	0x0174;;;	.word	0x6e08;;;	.word	44;;;	.word	0x1300	test_carry_set		; H=0 N=0 Z=0 V=0 C=1	test_zero_clear	test_ovf_clear	test_neg_clear	test_h_gr32  byte_dest-44 er0	test_gr_a5a5 1		; Make sure other general regs not disturbed	test_gr_a5a5 2	test_gr_a5a5 3	test_gr_a5a5 4	test_gr_a5a5 5	test_gr_a5a5 6	test_gr_a5a5 7	; 1010 0101 -> 0101 0010	cmp.b	#0x52, @byte_dest	beq	.Lbdisp161	fail.Lbdisp161:	mov	#0xa5a5a5a5, @byte_destrotxr_b_disp32_1:	set_grs_a5a5		; Fill all general regs with a fixed pattern	set_ccr_zero	mov	#byte_dest-666, er0	rotxr.b	@(666:32, er0)	; shift right arithmetic by one, disp32;;;	.word	0x7884;;;	.word	0x6a28;;; 	.long	666;;;	.word	0x1300	test_carry_set		; H=0 N=0 Z=0 V=0 C=1	test_zero_clear	test_ovf_clear	test_neg_clear	test_h_gr32  byte_dest-666 er0	test_gr_a5a5 1		; Make sure other general regs not disturbed	test_gr_a5a5 2	test_gr_a5a5 3	test_gr_a5a5 4	test_gr_a5a5 5	test_gr_a5a5 6	test_gr_a5a5 7	; 1010 0101 -> 0101 0010	cmp.b	#0x52, @byte_dest	beq	.Lbdisp321	fail.Lbdisp321:	mov	#0xa5a5a5a5, @byte_destrotxr_b_abs16_1:	set_grs_a5a5		; Fill all general regs with a fixed pattern	set_ccr_zero	rotxr.b	@byte_dest:16	; shift right arithmetic by one, abs16;;;	.word	0x6a18;;;	.word	byte_dest;;;	.word	0x1300	test_carry_set		; H=0 N=0 Z=0 V=0 C=1	test_zero_clear	test_ovf_clear	test_neg_clear	test_gr_a5a5 0		; Make sure ALL general regs not disturbed	test_gr_a5a5 2	test_gr_a5a5 2	test_gr_a5a5 3	test_gr_a5a5 4	test_gr_a5a5 5	test_gr_a5a5 6	test_gr_a5a5 7	; 1010 0101 -> 0101 0010	cmp.b	#0x52, @byte_dest	beq	.Lbabs161	fail.Lbabs161:	mov	#0xa5a5a5a5, @byte_destrotxr_b_abs32_1:	set_grs_a5a5		; Fill all general regs with a fixed pattern	set_ccr_zero	rotxr.b	@byte_dest:32	; shift right arithmetic by one, abs32;;;	.word	0x6a38;;; 	.long	byte_dest;;;	.word	0x1300	test_carry_set		; H=0 N=0 Z=0 V=0 C=1	test_zero_clear	test_ovf_clear	test_neg_clear	test_gr_a5a5 0		; Make sure ALL general regs not disturbed	test_gr_a5a5 2	test_gr_a5a5 2	test_gr_a5a5 3	test_gr_a5a5 4	test_gr_a5a5 5	test_gr_a5a5 6	test_gr_a5a5 7	; 1010 0101 -> 0101 0010	cmp.b	#0x52, @byte_dest	beq	.Lbabs321	fail.Lbabs321:	mov	#0xa5a5a5a5, @byte_dest.endifrotxr_b_reg8_2:	set_grs_a5a5		; Fill all general regs with a fixed pattern	set_ccr_zero	rotxr.b	#2, r0l		; shift right arithmetic by two;;;	.word	0x1348	test_carry_clear	; H=0 N=1 Z=0 V=0 C=0	test_zero_clear	test_ovf_clear	test_neg_set	test_h_gr16 0xa5a9 r0	; 1010 0101 -> 1010 1001.if (sim_cpu)	test_h_gr32 0xa5a5a5a9 er0.endif	test_gr_a5a5 1		; Make sure other general regs not disturbed	test_gr_a5a5 2	test_gr_a5a5 3	test_gr_a5a5 4	test_gr_a5a5 5	test_gr_a5a5 6	test_gr_a5a5 7.if (sim_cpu == h8sx)rotxr_b_ind_2:	set_grs_a5a5		; Fill all general regs with a fixed pattern	set_ccr_zero	mov	#byte_dest, er0	rotxr.b	#2, @er0	; shift right arithmetic by two, indirect;;;	.word	0x7d00;;;	.word	0x1340	test_carry_clear	; H=0 N=1 Z=0 V=0 C=0	test_zero_clear	test_ovf_clear	test_neg_set	test_h_gr32  byte_dest er0	test_gr_a5a5 1		; Make sure other general regs not disturbed	test_gr_a5a5 2	test_gr_a5a5 3	test_gr_a5a5 4	test_gr_a5a5 5	test_gr_a5a5 6	test_gr_a5a5 7	; 1010 0101 -> 1010 1001	cmp.b	#0xa9, @byte_dest	beq	.Lbind2	fail.Lbind2:	mov	#0xa5a5a5a5, @byte_destrotxr_b_postinc_2:	set_grs_a5a5		; Fill all general regs with a fixed pattern	set_ccr_zero	mov	#byte_dest, er0	rotxr.b	#2, @er0+	; shift right arithmetic by two, postinc;;;	.word	0x0174;;;	.word	0x6c08;;;	.word	0x1340	test_carry_clear	; H=0 N=1 Z=0 V=0 C=0	test_zero_clear	test_ovf_clear	test_neg_set	test_h_gr32  byte_dest+1 er0	test_gr_a5a5 1		; Make sure other general regs not disturbed	test_gr_a5a5 2	test_gr_a5a5 3	test_gr_a5a5 4	test_gr_a5a5 5	test_gr_a5a5 6	test_gr_a5a5 7	; 1010 0101 -> 1010 1001	cmp.b	#0xa9, @byte_dest	beq	.Lbpostinc2	fail.Lbpostinc2:	mov	#0xa5a5a5a5, @byte_destrotxr_b_postdec_2:	set_grs_a5a5		; Fill all general regs with a fixed pattern	set_ccr_zero	mov	#byte_dest, er0	rotxr.b	#2, @er0-	; shift right arithmetic by two, postdec;;;	.word	0x0176;;;	.word	0x6c08;;;	.word	0x1340	test_carry_clear	; H=0 N=1 Z=0 V=0 C=0	test_zero_clear	test_ovf_clear	test_neg_set	test_h_gr32  byte_dest-1 er0	test_gr_a5a5 1		; Make sure other general regs not disturbed	test_gr_a5a5 2	test_gr_a5a5 3	test_gr_a5a5 4	test_gr_a5a5 5	test_gr_a5a5 6	test_gr_a5a5 7	; 1010 0101 -> 1010 1001	cmp.b	#0xa9, @byte_dest	beq	.Lbpostdec2	fail.Lbpostdec2:	mov	#0xa5a5a5a5, @byte_destrotxr_b_preinc_2:	set_grs_a5a5		; Fill all general regs with a fixed pattern	set_ccr_zero	mov	#byte_dest-1, er0	rotxr.b	#2, @+er0	; shift right arithmetic by two, preinc;;;	.word	0x0175;;;	.word	0x6c08;;;	.word	0x1340	test_carry_clear	; H=0 N=1 Z=0 V=0 C=0	test_zero_clear	test_ovf_clear	test_neg_set	test_h_gr32  byte_dest er0	test_gr_a5a5 1		; Make sure other general regs not disturbed	test_gr_a5a5 2	test_gr_a5a5 3	test_gr_a5a5 4	test_gr_a5a5 5	test_gr_a5a5 6	test_gr_a5a5 7	; 1010 0101 -> 1010 1001	cmp.b	#0xa9, @byte_dest	beq	.Lbpreinc2	fail.Lbpreinc2:	mov	#0xa5a5a5a5, @byte_destrotxr_b_predec_2:	set_grs_a5a5		; Fill all general regs with a fixed pattern	set_ccr_zero	mov	#byte_dest+1, er0	rotxr.b	#2, @-er0	; shift right arithmetic by two, predec;;;	.word	0x0177;;;	.word	0x6c08;;;	.word	0x1340	test_carry_clear	; H=0 N=1 Z=0 V=0 C=0	test_zero_clear	test_ovf_clear	test_neg_set	test_h_gr32  byte_dest er0	test_gr_a5a5 1		; Make sure other general regs not disturbed	test_gr_a5a5 2	test_gr_a5a5 3	test_gr_a5a5 4	test_gr_a5a5 5	test_gr_a5a5 6	test_gr_a5a5 7	; 1010 0101 -> 1010 1001	cmp.b	#0xa9, @byte_dest	beq	.Lbpredec2	fail.Lbpredec2:	mov	#0xa5a5a5a5, @byte_destrotxr_b_disp2_2:	set_grs_a5a5		; Fill all general regs with a fixed pattern	set_ccr_zero	mov	#byte_dest-2, er0	rotxr.b	#2, @(2:2, er0)	; shift right arithmetic by two, disp2;;;	.word	0x0176;;;	.word	0x6808;;;	.word	0x1340	test_carry_clear	; H=0 N=1 Z=0 V=0 C=0	test_zero_clear	test_ovf_clear	test_neg_set	test_h_gr32  byte_dest-2 er0	test_gr_a5a5 1		; Make sure other general regs not disturbed	test_gr_a5a5 2	test_gr_a5a5 3	test_gr_a5a5 4	test_gr_a5a5 5	test_gr_a5a5 6	test_gr_a5a5 7	; 1010 0101 -> 1010 1001	cmp.b	#0xa9, @byte_dest	beq	.Lbdisp22	fail.Lbdisp22:	mov	#0xa5a5a5a5, @byte_destrotxr_b_disp16_2:	set_grs_a5a5		; Fill all general regs with a fixed pattern	set_ccr_zero	mov	#byte_dest-44, er0	rotxr.b	#2, @(44:16, er0)	; shift right arithmetic by two, disp16;;;	.word	0x0174;;;	.word	0x6e08;;;	.word	44;;;	.word	0x1340	test_carry_clear	; H=0 N=1 Z=0 V=0 C=0	test_zero_clear	test_ovf_clear	test_neg_set	test_h_gr32  byte_dest-44 er0	test_gr_a5a5 1		; Make sure other general regs not disturbed	test_gr_a5a5 2	test_gr_a5a5 3	test_gr_a5a5 4	test_gr_a5a5 5	test_gr_a5a5 6	test_gr_a5a5 7	; 1010 0101 -> 1010 1001	cmp.b	#0xa9, @byte_dest	beq	.Lbdisp162	fail.Lbdisp162:	mov	#0xa5a5a5a5, @byte_destrotxr_b_disp32_2:	set_grs_a5a5		; Fill all general regs with a fixed pattern	set_ccr_zero	mov	#byte_dest-666, er0	rotxr.b	#2, @(666:32, er0)	; shift right arithmetic by two, disp32;;;	.word	0x7884;;;	.word	0x6a28;;; 	.long	666;;;	.word	0x1340	test_carry_clear	; H=0 N=1 Z=0 V=0 C=0	test_zero_clear	test_ovf_clear	test_neg_set	test_h_gr32  byte_dest-666 er0	test_gr_a5a5 1		; Make sure other general regs not disturbed	test_gr_a5a5 2	test_gr_a5a5 3	test_gr_a5a5 4	test_gr_a5a5 5	test_gr_a5a5 6	test_gr_a5a5 7	; 1010 0101 -> 1010 1001	cmp.b	#0xa9, @byte_dest	beq	.Lbdisp322	fail.Lbdisp322:	mov	#0xa5a5a5a5, @byte_destrotxr_b_abs16_2:	set_grs_a5a5		; Fill all general regs with a fixed pattern	set_ccr_zero	rotxr.b	#2, @byte_dest:16	; shift right arithmetic by two, abs16;;;	.word	0x6a18;;;	.word	byte_dest;;;	.word	0x1340	test_carry_clear	; H=0 N=1 Z=0 V=0 C=0	test_zero_clear	test_ovf_clear	test_neg_set	test_gr_a5a5 0		; Make sure ALL general regs not disturbed	test_gr_a5a5 2	test_gr_a5a5 2	test_gr_a5a5 3	test_gr_a5a5 4	test_gr_a5a5 5	test_gr_a5a5 6	test_gr_a5a5 7	; 1010 0101 -> 1010 1001	cmp.b	#0xa9, @byte_dest	beq	.Lbabs162	fail.Lbabs162:	mov	#0xa5a5a5a5, @byte_destrotxr_b_abs32_2:	set_grs_a5a5		; Fill all general regs with a fixed pattern	set_ccr_zero	rotxr.b	#2, @byte_dest:32	; shift right arithmetic by two, abs32;;;	.word	0x6a38;;; 	.long	byte_dest;;;	.word	0x1340	test_carry_clear	; H=0 N=1 Z=0 V=0 C=0	test_zero_clear	test_ovf_clear	test_neg_set	test_gr_a5a5 0		; Make sure ALL general regs not disturbed	test_gr_a5a5 2	test_gr_a5a5 2	test_gr_a5a5 3	test_gr_a5a5 4	test_gr_a5a5 5	test_gr_a5a5 6	test_gr_a5a5 7	; 1010 0101 -> 1010 1001	cmp.b	#0xa9, @byte_dest	beq	.Lbabs322

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -