⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 mpc8536ds.c

📁 uboot200903最新版本的通用uboot
💻 C
📖 第 1 页 / 共 2 页
字号:
/* * Copyright 2008 Freescale Semiconductor. * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. * * This program is distributed in the hope that it will be useful, * but WITHOUT ANY WARRANTY; without even the implied warranty of * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the * GNU General Public License for more details. * * You should have received a copy of the GNU General Public License * along with this program; if not, write to the Free Software * Foundation, Inc., 59 Temple Place, Suite 330, Boston, * MA 02111-1307 USA */#include <common.h>#include <command.h>#include <pci.h>#include <asm/processor.h>#include <asm/mmu.h>#include <asm/cache.h>#include <asm/immap_85xx.h>#include <asm/immap_fsl_pci.h>#include <asm/fsl_ddr_sdram.h>#include <asm/io.h>#include <spd.h>#include <miiphy.h>#include <libfdt.h>#include <spd_sdram.h>#include <fdt_support.h>#include <tsec.h>#include <netdev.h>#include <sata.h>#include "../common/pixis.h"#include "../common/sgmii_riser.h"phys_size_t fixed_sdram(void);int board_early_init_f (void){#ifdef CONFIG_MMC	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);	setbits_be32(&gur->pmuxcr,			(MPC85xx_PMUXCR_SD_DATA |			 MPC85xx_PMUXCR_SDHC_CD |			 MPC85xx_PMUXCR_SDHC_WP));#endif	return 0;}int checkboard (void){	printf ("Board: MPC8536DS, System ID: 0x%02x, "		"System Version: 0x%02x, FPGA Version: 0x%02x\n",		in8(PIXIS_BASE + PIXIS_ID), in8(PIXIS_BASE + PIXIS_VER),		in8(PIXIS_BASE + PIXIS_PVER));	return 0;}phys_size_tinitdram(int board_type){	phys_size_t dram_size = 0;	puts("Initializing....");#ifdef CONFIG_SPD_EEPROM	dram_size = fsl_ddr_sdram();#else	dram_size = fixed_sdram();#endif	dram_size = setup_ddr_tlbs(dram_size / 0x100000);	dram_size *= 0x100000;	puts("    DDR: ");	return dram_size;}#if !defined(CONFIG_SPD_EEPROM)/* * Fixed sdram init -- doesn't use serial presence detect. */phys_size_t fixed_sdram (void){	volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;	volatile ccsr_ddr_t *ddr= &immap->im_ddr;	uint d_init;	ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;	ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;	ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;	ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;	ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;	ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;	ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;	ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;	ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;	ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;	ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;	ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;#if defined (CONFIG_DDR_ECC)	ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;	ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;	ddr->err_sbe = CONFIG_SYS_DDR_SBE;#endif	asm("sync;isync");	udelay(500);	ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;#if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)	d_init = 1;	debug("DDR - 1st controller: memory initializing\n");	/*	 * Poll until memory is initialized.	 * 512 Meg at 400 might hit this 200 times or so.	 */	while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {		udelay(1000);	}	debug("DDR: memory initialized\n\n");	asm("sync; isync");	udelay(500);#endif	return 512 * 1024 * 1024;}#endif#ifdef CONFIG_PCI1static struct pci_controller pci1_hose;#endif#ifdef CONFIG_PCIE1static struct pci_controller pcie1_hose;#endif#ifdef CONFIG_PCIE2static struct pci_controller pcie2_hose;#endif#ifdef CONFIG_PCIE3static struct pci_controller pcie3_hose;#endifextern int fsl_pci_setup_inbound_windows(struct pci_region *r);extern void fsl_pci_init(struct pci_controller *hose);int first_free_busno=0;voidpci_init_board(void){	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);	uint devdisr = gur->devdisr;	uint sdrs2_io_sel =		(gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;	uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;	uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;	debug("   pci_init_board: devdisr=%x, sdrs2_io_sel=%x, io_sel=%x,\		host_agent=%x\n", devdisr, sdrs2_io_sel, io_sel, host_agent);	if (sdrs2_io_sel == 7)		printf("    Serdes2 disalbed\n");	else if (sdrs2_io_sel == 4) {		printf("    eTSEC1 is in sgmii mode.\n");		printf("    eTSEC3 is in sgmii mode.\n");	} else if (sdrs2_io_sel == 6)		printf("    eTSEC1 is in sgmii mode.\n");#ifdef CONFIG_PCIE3{	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE3_ADDR;	struct pci_controller *hose = &pcie3_hose;	int pcie_ep = (host_agent == 1);	int pcie_configured  = (io_sel == 7);	struct pci_region *r = hose->regions;	if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){		printf ("\n    PCIE3 connected to Slot3 as %s (base address %x)",			pcie_ep ? "End Point" : "Root Complex",			(uint)pci);		if (pci->pme_msg_det) {			pci->pme_msg_det = 0xffffffff;			debug (" with errors.  Clearing.  Now 0x%08x",pci->pme_msg_det);		}		printf ("\n");		/* inbound */		r += fsl_pci_setup_inbound_windows(r);		/* outbound memory */		pci_set_region(r++,			       CONFIG_SYS_PCIE3_MEM_BUS,			       CONFIG_SYS_PCIE3_MEM_PHYS,			       CONFIG_SYS_PCIE3_MEM_SIZE,			       PCI_REGION_MEM);		/* outbound io */		pci_set_region(r++,			       CONFIG_SYS_PCIE3_IO_BUS,			       CONFIG_SYS_PCIE3_IO_PHYS,			       CONFIG_SYS_PCIE3_IO_SIZE,			       PCI_REGION_IO);		hose->region_count = r - hose->regions;		hose->first_busno=first_free_busno;		pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);		fsl_pci_init(hose);		first_free_busno=hose->last_busno+1;		printf ("    PCIE3 on bus %02x - %02x\n",			hose->first_busno,hose->last_busno);	} else {		printf ("    PCIE3: disabled\n");	} }#else	gur->devdisr |= MPC85xx_DEVDISR_PCIE3; /* disable */#endif#ifdef CONFIG_PCIE1 {	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;	struct pci_controller *hose = &pcie1_hose;	int pcie_ep = (host_agent == 5);	int pcie_configured  = (io_sel == 2 || io_sel == 3				|| io_sel == 5 || io_sel == 7);	struct pci_region *r = hose->regions;	if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){		printf ("\n    PCIE1 connected to Slot1 as %s (base address %x)",			pcie_ep ? "End Point" : "Root Complex",			(uint)pci);		if (pci->pme_msg_det) {			pci->pme_msg_det = 0xffffffff;			debug (" with errors.  Clearing.  Now 0x%08x",pci->pme_msg_det);		}		printf ("\n");		/* inbound */		r += fsl_pci_setup_inbound_windows(r);		/* outbound memory */		pci_set_region(r++,			       CONFIG_SYS_PCIE1_MEM_BUS,			       CONFIG_SYS_PCIE1_MEM_PHYS,			       CONFIG_SYS_PCIE1_MEM_SIZE,			       PCI_REGION_MEM);		/* outbound io */		pci_set_region(r++,			       CONFIG_SYS_PCIE1_IO_BUS,			       CONFIG_SYS_PCIE1_IO_PHYS,			       CONFIG_SYS_PCIE1_IO_SIZE,			       PCI_REGION_IO);#ifdef CONFIG_SYS_PCIE1_MEM_BUS2		/* outbound memory */		pci_set_region(r++,			       CONFIG_SYS_PCIE1_MEM_BUS2,			       CONFIG_SYS_PCIE1_MEM_PHYS2,			       CONFIG_SYS_PCIE1_MEM_SIZE2,			       PCI_REGION_MEM);#endif		hose->region_count = r - hose->regions;		hose->first_busno=first_free_busno;		pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);		fsl_pci_init(hose);		first_free_busno=hose->last_busno+1;		printf("    PCIE1 on bus %02x - %02x\n",		       hose->first_busno,hose->last_busno);	} else {		printf ("    PCIE1: disabled\n");	} }#else	gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */#endif#ifdef CONFIG_PCIE2 {	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE2_ADDR;	struct pci_controller *hose = &pcie2_hose;	int pcie_ep = (host_agent == 3);	int pcie_configured  = (io_sel == 5 || io_sel == 7);	struct pci_region *r = hose->regions;	if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){		printf ("\n    PCIE2 connected to Slot 2 as %s (base address %x)",			pcie_ep ? "End Point" : "Root Complex",			(uint)pci);		if (pci->pme_msg_det) {			pci->pme_msg_det = 0xffffffff;			debug (" with errors.  Clearing.  Now 0x%08x",pci->pme_msg_det);		}		printf ("\n");		/* inbound */		r += fsl_pci_setup_inbound_windows(r);		/* outbound memory */		pci_set_region(r++,			       CONFIG_SYS_PCIE2_MEM_BUS,			       CONFIG_SYS_PCIE2_MEM_PHYS,			       CONFIG_SYS_PCIE2_MEM_SIZE,			       PCI_REGION_MEM);		/* outbound io */		pci_set_region(r++,			       CONFIG_SYS_PCIE2_IO_BUS,			       CONFIG_SYS_PCIE2_IO_PHYS,			       CONFIG_SYS_PCIE2_IO_SIZE,			       PCI_REGION_IO);

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -