📄 regkeys
字号:
sprop_404_namePROP_mapTimingModesprop_404_val"Non Timing Driven"sprop_405_namePROP_xilxMapPackfactorsprop_405_val"100"sprop_406_namePROP_MapRetimingsprop_406_val"false"sprop_407_namePROP_MapEquivalentRegisterRemovalsprop_407_val"true"sprop_408_namePROP_xilxPAReffortLevelsprop_408_val"Standard"sprop_409_namePROP_parTimingModesprop_409_val"Performance Evaluation"sprop_40_namePROP_XPORTInpFileNamesprop_40_val""sprop_410_namePROP_parGenAsyDlyRptsprop_410_val"false"sprop_411_namePROP_parGenClkRegionRptsprop_411_val"false"sprop_412_namePROP_parGenTimingRptsprop_412_val"true"sprop_413_namePROP_parGenSimModelsprop_413_val"false"sprop_414_namePROP_parPowerReductionsprop_414_val"false"sprop_415_namePROP_mpprViewParRptForSelRsltsprop_415_val""sprop_416_namePROP_mpprViewPadRptForSelRsltsprop_416_val""sprop_417_namePROP_parMpprParIterationssprop_417_val"3"sprop_418_namePROP_parMpprResultsToSavesprop_418_val""sprop_419_namePROP_parMpprResultsDirectorysprop_419_val""sprop_41_namePROP_XPORTInpFileTypesprop_41_val"ABEL"sprop_420_namePROP_parMpprNodelistFilesprop_420_val""sprop_421_namePROP_xilxBitgCfg_GenOpt_DbgBitStrsprop_421_val"false"sprop_422_namePROP_AceActiveNamesprop_422_val""sprop_423_namePROP_impactConfigFileNamesprop_423_val""sprop_424_namePROP_SynthRAMStylesprop_424_val"Auto"sprop_425_namePROP_xstROMStylesprop_425_val"Auto"sprop_426_namePROP_SynthMuxStylesprop_426_val"Auto"sprop_427_namePROP_xstMoveFirstFfStagesprop_427_val"true"sprop_428_namePROP_xstMoveLastFfStagesprop_428_val"true"sprop_429_namePROP_MapPowerReductionsprop_429_val"false"sprop_42_namePROP_XPORTOutFileTypesprop_42_val"VHDL"sprop_430_namePROPEXT_SynthFrequencySyn_virtexsprop_430_val"0.0"sprop_431_namePROP_MapEffortLevelsprop_431_val"Medium"sprop_432_namePROP_bitgen_Encrypt_Encryptsprop_432_val"false"sprop_433_namePROP_MapPlacerCostTablesprop_433_val"1"sprop_434_namePROP_MapLogicOptimizationsprop_434_val"false"sprop_435_namePROP_MapRegDuplicationsprop_435_val"false"sprop_436_namePROP_DevFamilyPMNamesprop_436_val"virtex4"sprop_437_namePROP_DevDevicesprop_437_val"xc4vsx35"sprop_438_namePROP_CompxlibSimPathsprop_438_val"C:/Modeltech_xe_starter/win32xoem"sprop_439_namePROP_CompxlibLangsprop_439_val"VHDL"sprop_43_namePROP_XPORTlistInpFilessprop_43_val"false"sprop_440_namePROP_SimModelGenMultiHierFilesprop_440_val"false"sprop_441_namePROP_ISimSimulationRunTime_par_tbsprop_441_val"1000 ns"sprop_442_namePROP_ISimSimulationRunTime_par_tbwsprop_442_val"1000 ns"sprop_443_namePROP_ISimSimulationRunTime_behav_tbsprop_443_val"1000 ns"sprop_444_namePROP_ISimSimulationRunTime_behav_tbwsprop_444_val"1000 ns"sprop_445_namePROP_ISimVCDFileName_par_tbsprop_445_val"xpower.vcd"sprop_446_namePROP_ISimVCDFileName_par_tbwsprop_446_val"xpower.vcd"sprop_447_namePROP_xilxPARextraEffortLevelsprop_447_val"None"sprop_448_namePROP_parPowerActivityFilesprop_448_val""sprop_449_namePROP_CompxlibSmartModelssprop_449_val"true"sprop_44_namePROP_SimModelGenerateTestbenchFilesprop_44_val"false"sprop_450_namePROP_CompxlibUpdateIniForSmartModelsprop_450_val"false"sprop_451_namePROP_MapPowerActivityFilesprop_451_val""sprop_452_namePROP_bitgen_Encrypt_key0sprop_452_val""sprop_453_namePROP_bitgen_Encrypt_key1sprop_453_val""sprop_454_namePROP_bitgen_Encrypt_key2sprop_454_val""sprop_455_namePROP_bitgen_Encrypt_key3sprop_455_val""sprop_456_namePROP_bitgen_Encrypt_key4sprop_456_val""sprop_457_namePROP_bitgen_Encrypt_key5sprop_457_val""sprop_458_namePROP_bitgen_Encrypt_keyFilesprop_458_val""sprop_459_namePROP_MapExtraEffortsprop_459_val"None"sprop_45_namePROP_SimModelInsertBuffersPulseSwallowsprop_45_val"false"sprop_460_namePROP_xilxBitgCfg_GenOpt_ReadBack_virtex2sprop_460_val"false"sprop_461_namePROP_DevPackagesprop_461_val"ff668"sprop_462_namePROP_Synthesis_Toolsprop_462_val"XST (VHDL/Verilog)"sprop_463_namePROP_CompxlibUniSimLibsprop_463_val"true"sprop_464_namePROP_CompxlibUni9000Libsprop_464_val"true"sprop_465_namePROP_xilxBitgReadBk_GenBitStr_virtex2sprop_465_val"false"sprop_466_namePROP_xilxBitgCfg_GenOpt_LogicAllocFile_virtex2sprop_466_val"false"sprop_467_namePROP_xilxBitgCfg_GenOpt_MaskFile_virtex2sprop_467_val"false"sprop_468_namePROP_xilxSynthAddBufrsprop_468_val"24"sprop_469_namePROP_DevSpeedsprop_469_val"-12"sprop_46_namePROP_SimModelOtherNetgenOptssprop_46_val""sprop_470_namePROP_PreferredLanguagesprop_470_val"VHDL"sprop_471_namePROP_HdlTemplateLangsprop_471_val"VHDL"sprop_472_namePROP_schFuncModelTargetLangsprop_472_val"VHDL"sprop_473_namePROP_schInstTempTargetLangsprop_473_val"VHDL"sprop_474_namePROP_hdlInstTempTargetLangsprop_474_val"VHDL"sprop_475_namePROP_ChangeDevSpeedsprop_475_val"-12"sprop_476_namePROP_SimModelTargetsprop_476_val"VHDL"sprop_477_namePROP_xawHdlSourceTargetLangsprop_477_val"VHDL"sprop_478_namePROP_tbwTestbenchTargetLangsprop_478_val"VHDL"sprop_479_namePROP_coregenFuncModelTargetLangsprop_479_val"VHDL"sprop_47_namePROP_SimModelRetainHierarchysprop_47_val"true"sprop_480_namePROP_xmpInstTempTargetLangsprop_480_val"VHDL"sprop_481_namePROP_sysgenInstTempTargetLangsprop_481_val"VHDL"sprop_482_namePROP_xilxPreTrceSpeedsprop_482_val"-12"sprop_483_namePROP_xilxPostTrceSpeedsprop_483_val"-12"sprop_484_namePROP_HdlTemplateNamesprop_484_val"Led.vhd"sprop_485_namePROP_SimModelRenTopLevArchTosprop_485_val"Structure"sprop_486_namePROP_SimModelGenArchOnlysprop_486_val"false"sprop_487_namePROP_SimModelOutputExtIdentsprop_487_val"false"sprop_488_namePROP_SimModelRenTopLevModsprop_488_val""sprop_489_namePROP_SimModelIncUselibDirInVerilogFilesprop_489_val"false"sprop_48_namePROP_CorgenRegenCoresprop_48_val"Under Current Project Setting"sprop_490_namePROP_SimModelIncSdfAnnInVerilogFilesprop_490_val"true"sprop_491_namePROP_SimModelNoEscapeSignalsprop_491_val"false"sprop_492_namePROP_netgenPostXlateSimModelNamesprop_492_val"Led_translate.vhd"sprop_493_namePROP_netgenPostMapSimModelNamesprop_493_val"Led_map.vhd"sprop_494_namePROP_netgenPostParSimModelNamesprop_494_val"Led_timesim.vhd"sprop_495_namePROP_bencherPostXlateTestbenchNamesprop_495_val"Led_TB.translate_vhw"sprop_496_namePROP_bencherPostMapTestbenchNamesprop_496_val"Led_TB.map_vhw"sprop_497_namePROP_bencherPostParTestbenchNamesprop_497_val"Led_TB.timesim_vhw"sprop_498_namePROP_SimModelIncSimprimInVerilogFilesprop_498_val"false"sprop_499_namePROP_SimModelIncUnisimInVerilogFilesprop_499_val"false"sprop_49_namePROP_SynthOptsprop_49_val"Speed"sprop_4_namePROP_HierarchicalProjectTypesprop_4_val"N/A"sprop_500_namePROP_netgenPostSynthesisSimModelNamesprop_500_val"Led_synthesis.vhd"sprop_501_namePROP_SimModelAutoInsertGlblModuleInNetlistsprop_501_val"true"sprop_502_namePROP_SimModelBringOutGtsNetAsAPortsprop_502_val"false"sprop_503_namePROP_SimModelBringOutGsrNetAsAPortsprop_503_val"false"sprop_504_namePROP_netgenRenameTopLevEntTosprop_504_val"Led"sprop_505_namePROP_SimModelPathUsedInSdfAnnsprop_505_val"Default"sprop_50_namePROP_SynthOptEffortsprop_50_val"Normal"sprop_51_namePROP_xstUseSynthConstFilesprop_51_val"true"sprop_52_namePROP_xstLibSearchOrdersprop_52_val""sprop_53_namePROP_xstCasesprop_53_val"Maintain"sprop_54_namePROP_xstWorkDirsprop_54_val"./xst"sprop_55_namePROP_xstIniFilesprop_55_val""sprop_56_namePROP_xstVerilog2001sprop_56_val"true"sprop_57_namePROP_xstVeriIncludeDir_Globalsprop_57_val""sprop_58_namePROP_xstUserCompileListsprop_58_val""sprop_59_namePROP_xstGenericsParameterssprop_59_val""sprop_5_namePROP_ProjectGeneratorTypesprop_5_val"ProjNav"sprop_60_namePROP_xstVerilogMacrossprop_60_val""sprop_61_namePROP_xst_otherCmdLineOptionssprop_61_val""sprop_62_namePROP_xstGenerateRTLNetlistsprop_62_val"Yes"sprop_63_namePROP_xstHierarchySeparatorsprop_63_val"/"sprop_64_namePROP_xstBusDelimitersprop_64_val"<>"sprop_65_namePROP_SynthFsmEncodesprop_65_val"Auto"sprop_66_namePROP_SynthCaseImplStylesprop_66_val"None"sprop_67_namePROP_SynthResSharingsprop_67_val"true"sprop_68_namePROP_SynthExtractMuxsprop_68_val"Yes"sprop_69_namePROP_xilxSynthAddIObufsprop_69_val"true"sprop_6_namePROP_Parse_Targetsprop_6_val"synthesis"sprop_70_namePROP_xstEquivRegRemovalsprop_70_val"true"sprop_71_namePROP_ISimUutInstNamesprop_71_val"UUT"sprop_72_namePROP_ISimUseCustomSimCmdFile_par_tbsprop_72_val"false"sprop_73_namePROP_ISimUseCustomSimCmdFile_par_tbwsprop_73_val"false"sprop_74_namePROP_ISimUseCustomSimCmdFile_behav_tbsprop_74_val"false"sprop_75_namePROP_ISimUseCustomSimCmdFile_behav_tbwsprop_75_val"false"sprop_76_namePROP_ISimUseCustomSimCmdFile_gen_tbwsprop_76_val"false"sprop_77_namePROP_ISimUseCustomSimCmdFile_launchsprop_77_val"false"sprop_78_namePROP_isimIncreCompilationsprop_78_val"true"sprop_79_namePROP_isimCompileForHdlDebugsprop_79_val"true"sprop_7_namePROP_Top_Level_Module_Typesprop_7_val"HDL"sprop_80_namePROP_ISimSDFTimingToBeReadsprop_80_val"Setup Time"sprop_81_namePROP_isimValueRangeChecksprop_81_val"false"sprop_82_namePROP_isimSpecifySearchDirectorysprop_82_val""sprop_83_namePROP_ISimSpecifySearchDirectoryChkSyntaxsprop_83_val""sprop_84_namePROP_isimSpecifyDefMacroAndValuesprop_84_val""sprop_85_namePROP_ISimSpecifyDefMacroAndValueChkSyntaxsprop_85_val""sprop_86_namePROP_ISimLibSearchOrderFilesprop_86_val""sprop_87_namePROP_ISimUseCustomCompilationOrdersprop_87_val"false"sprop_88_namePROP_ISimOtherCompilerOptions_behavsprop_88_val""sprop_89_namePROP_ISimOtherCompilerOptions_parsprop_89_val""sprop_8_namePROP_SynthTopsprop_8_val"Architecture|Led|Behavioral"sprop_90_namePROP_ISimOtherCompilerOptions_fitsprop_90_val""sprop_91_namePROP_DefaultTBNamesprop_91_val"Default"sprop_92_namePROP_ibiswriterShowAllModelssprop_92_val"false"sprop_93_namePROP_ImpactProjectFilesprop_93_val"Default"sprop_94_namePROP_ngdbuild_otherCmdLineOptionssprop_94_val""sprop_95_namePROP_SynthXORCollapsesprop_95_val"true"sprop_96_namePROP_xilxNgdbld_AULsprop_96_val"false"sprop_97_namePROP_xilxNgdbldMacrosprop_97_val""sprop_98_namePROP_xilxSynthKeepHierarchysprop_98_val"No"sprop_99_namePROP_xstNetlistHierarchysprop_99_val"As Optimized"sprop_9_namePROP_BehavioralSimTopsprop_9_val"Architecture|Led_TB|behavior"s
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -