📄 regkeys
字号:
NUM_PROPERTIES505sprop_100_namePROP_XPowerOptVerboseRptsprop_100_val"false"sprop_101_namePROP_XPowerOptLoadXMLFilesprop_101_val"Default"sprop_102_namePROP_XPowerOptOutputFilesprop_102_val"Default"sprop_103_namePROP_XPowerOptLoadVCDFilesprop_103_val"Default"sprop_104_namePROP_XPowerOptLoadPCFFilesprop_104_val"Default"sprop_105_namePROP_XPowerOptInputTclScriptsprop_105_val""sprop_106_namePROP_XPowerOtherXPowerOptssprop_106_val""sprop_107_namePROP_XplorerModesprop_107_val"Off"sprop_108_namePROP_UserEditorPreferencesprop_108_val"ISE Text Editor"sprop_109_namePROP_UserEditorCustomSettingsprop_109_val""sprop_10_namePROP_PostXlateSimTopsprop_10_val"Architecture|Led_TB|behavior"sprop_110_namePROP_UserConstraintEditorPreferencesprop_110_val"Constraints Editor"sprop_111_namePROP_FlowDebugLevelsprop_111_val"0"sprop_112_namePROP_FitterReportFormatsprop_112_val"HTML"sprop_113_namePROP_ToolPathModelSimsprop_113_val""sprop_114_namePROP_ToolPathSynplifysprop_114_val""sprop_115_namePROP_ToolPathSynplifyProsprop_115_val""sprop_116_namePROP_ToolPathPrecisionsprop_116_val""sprop_117_namePROP_ToolPathChipscopesprop_117_val""sprop_118_namePROP_Enable_Message_Capturesprop_118_val"true"sprop_119_namePROP_Enable_Message_Filteringsprop_119_val"false"sprop_11_namePROP_PostMapSimTopsprop_11_val"Architecture|Led_TB|behavior"sprop_120_namePROP_Enable_Incremental_Messagingsprop_120_val"false"sprop_121_namePROP_lockPinsUcfFilesprop_121_val""sprop_122_namePROP_PrecInputSdcFilesprop_122_val""sprop_123_namePROP_PrecResourceSharingsprop_123_val"true"sprop_124_namePROP_PrecAdvFsmOptimizationsprop_124_val"true"sprop_125_namePROP_PrecUseSafeFsmsprop_125_val"false"sprop_126_namePROP_PrecFsmEncodingsprop_126_val"Auto"sprop_127_namePROP_PrecVhdlSyntaxsprop_127_val"VHDL 93"sprop_128_namePROP_PrecFullCasesprop_128_val"false"sprop_129_namePROP_PrecParallelCasesprop_129_val"false"sprop_12_namePROP_PostParSimTopsprop_12_val"Architecture|Led_TB|behavior"sprop_130_namePROP_PrecArrayBoundsChecksprop_130_val"false"sprop_131_namePROP_PrecAddIOPadssprop_131_val"true"sprop_132_namePROP_PrecTranSetResetToLatchessprop_132_val"true"sprop_133_namePROP_PrecRunRetimingsprop_133_val"false"sprop_134_namePROP_PrecRptclockFreqsprop_134_val"true"sprop_135_namePROP_PrecRptTimingSummarysprop_135_val"true"sprop_136_namePROP_PrecRptCriticalPathssprop_136_val"true"sprop_137_namePROP_PrecRptTimingViolationssprop_137_val"true"sprop_138_namePROP_PrecShowNetFanOutsprop_138_val"true"sprop_139_namePROP_PrecShowClockDomainCrossingsprop_139_val"false"sprop_13_namePROP_PostFitSimTopsprop_13_val""sprop_140_namePROP_PrecRptMissingConstraintssprop_140_val"false"sprop_141_namePROP_PrecOutputFileBasesprop_141_val""sprop_142_namePROP_PrecCreateUcfFromRtlConstraintssprop_142_val"false"sprop_143_namePROP_PrecEdifsprop_143_val"true"sprop_144_namePROP_PrecVerilogsprop_144_val"false"sprop_145_namePROP_PrecVhdlsprop_145_val"false"sprop_146_namePROP_ToolPathLeonardoSpectrumsprop_146_val""sprop_147_namePROP_Parse_Edif_Modulesprop_147_val"false"sprop_148_namePROP_SynthUseFsmExplorerDatasprop_148_val"false"sprop_149_namePROP_SynthSymbolicFsmsprop_149_val"true"sprop_14_namePROP_PostSynthSimTopsprop_14_val"Architecture|Led_TB|behavior"sprop_150_namePROP_SynthResourceSharingsprop_150_val"true"sprop_151_namePROP_SynthNumCriticalPathssprop_151_val"0"sprop_152_namePROP_SynthNumStartEndPointssprop_152_val"0"sprop_153_namePROP_WriteVerilogNetlistsprop_153_val"false"sprop_154_namePROP_WriteVHDLNetlistsprop_154_val"false"sprop_155_namePROP_WriteVendorConstFilesprop_155_val"true"sprop_156_namePROP_SynthDisableIOInsertionsprop_156_val"false"sprop_157_namePROP_SynthFanoutsprop_157_val"100"sprop_158_namePROP_ConstFileNamesprop_158_val""sprop_159_namePROP_ConstFileAddOptionsprop_159_val"true"sprop_15_namePROP_UseSmartGuidesprop_15_val"false"sprop_160_namePROP_SynthProcBoundsprop_160_val"true"sprop_161_namePROP_SynthEnumEncodingsprop_161_val"default"sprop_162_namePROP_Verilog2001sprop_162_val"true"sprop_163_namePROP_SynthModularsprop_163_val"false"sprop_164_namePROP_SynthRetimingsprop_164_val"false"sprop_165_namePROP_SynthPipeliningsprop_165_val"true"sprop_166_namePROP_EnableWYSIWYGsprop_166_val"None"sprop_167_namePROP_xcpldUseLocConstsprop_167_val"Always"sprop_168_namePROP_xcpldFitDesInitsprop_168_val"Low"sprop_169_namePROP_xcpldFitDesTimingCstsprop_169_val"true"sprop_16_namePROP_PartitionCreateDeletesprop_16_val""sprop_170_namePROP_CPLDFitkeepiosprop_170_val"false"sprop_171_namePROP_cpldBestFitsprop_171_val"false"sprop_172_namePROP_xcpldFitDesMultiLogicOptsprop_172_val"true"sprop_173_namePROP_cpldfit_otherCmdLineOptionssprop_173_val""sprop_174_namePROP_fitGenSimModelsprop_174_val"false"sprop_175_namePROP_cpldfitHDLeqStylesprop_175_val"Source"sprop_176_namePROP_xcpldFitDesSlewsprop_176_val"Fast"sprop_177_namePROP_xcpldUseGlobalClockssprop_177_val"true"sprop_178_namePROP_xcpldUseGlobalOutputEnablessprop_178_val"true"sprop_179_namePROP_xcpldUseGlobalSetResetsprop_179_val"true"sprop_17_namePROP_PartitionForceSynthsprop_17_val""sprop_180_namePROP_hprep6_autosigsprop_180_val"false"sprop_181_namePROP_hprep6_otherCmdLineOptionssprop_181_val""sprop_182_namePROP_xcpldFittimRptOptionsprop_182_val"Summary"sprop_183_namePROP_taengine_otherCmdLineOptionssprop_183_val""sprop_184_namePROP_xilxSynthMacroPreservesprop_184_val"true"sprop_185_namePROP_xilxSynthXORPreservesprop_185_val"true"sprop_186_namePROP_xilxSynthKeepHierarchy_CPLDsprop_186_val"Yes"sprop_187_namePROP_PlsClockEnablesprop_187_val"true"sprop_188_namePROP_CompxlibAbelLibsprop_188_val"true"sprop_189_namePROP_CompxlibCPLDDetLibsprop_189_val"true"sprop_18_namePROP_PartitionForceTranslatesprop_18_val""sprop_190_namePROP_xcpldFitDesInputLmt_xbrsprop_190_val"32"sprop_191_namePROP_xcpldFitTemplate_xpla3sprop_191_val"Optimize Density"sprop_192_namePROP_FunctionBlockInputLimitsprop_192_val"38"sprop_193_namePROP_xcpldFitDesUnusedsprop_193_val"Keeper"sprop_194_namePROP_xcpldFitDesTriModesprop_194_val"Keeper"sprop_195_namePROP_xcpldFitDesVoltsprop_195_val"LVCMOS18"sprop_196_namePROP_UseDataGatesprop_196_val"true"sprop_197_namePROP_xilxBitgCfg_GenOpt_IEEE1532File_xbrsprop_197_val"false"sprop_198_namePROP_mapIgnoreTimingConstraintssprop_198_val"false"sprop_199_namePROP_mapTimingAnalyzerLoadDesignsprop_199_val"true"sprop_19_namePROP_PartitionForcePlacementsprop_19_val""sprop_1_namePROP_SteCreatedBysprop_1_val""sprop_200_namePROP_parTimingAnalyzerLoadDesignsprop_200_val"true"sprop_201_namePROP_ngdbuildUseLOCConstraintssprop_201_val"true"sprop_202_namePROP_xilxNgdbldNTTypesprop_202_val"Timestamp"sprop_203_namePROP_xilxNgdbldIOPadssprop_203_val"false"sprop_204_namePROP_xilxNgdbldUnexpBlkssprop_204_val"false"sprop_205_namePROP_xilxNgdbldURsprop_205_val""sprop_206_namePROP_xilxNgdbldPresHierarchysprop_206_val"false"sprop_207_namePROP_xilxMapTrimUnconnSigsprop_207_val"true"sprop_208_namePROP_xilxMapReplicateLogicsprop_208_val"true"sprop_209_namePROP_xilxMapAllowLogicOptsprop_209_val"false"sprop_20_namePROP_DesignNamesprop_20_val"Led"sprop_210_namePROP_xilxMapCoverModesprop_210_val"Area"sprop_211_namePROP_xilxMapReportDetailsprop_211_val"false"sprop_212_namePROP_mapUseRLOCConstraintssprop_212_val"true"sprop_213_namePROP_xilxMapPackRegIntosprop_213_val"Off"sprop_214_namePROP_xilxMapDisableRegOrderingsprop_214_val"false"sprop_215_namePROP_xilxTriStateBuffTXModesprop_215_val"Off"sprop_216_namePROP_xilxMapSliceLogicInUnusedBRAMssprop_216_val"false"sprop_217_namePROP_MapGlobalOptimizationsprop_217_val"false"sprop_218_namePROP_map_otherCmdLineOptionssprop_218_val""sprop_219_namePROP_xilxPARplacerEffortLevelsprop_219_val"None"sprop_21_namePROP_Dummysprop_21_val"dum1"sprop_220_namePROP_xilxPARrouterEffortLevelsprop_220_val"None"sprop_221_namePROP_xilxPARplacerCostTablesprop_221_val"1"sprop_222_namePROP_xilxPARstratsprop_222_val"Normal Place and Route"sprop_223_namePROP_parIgnoreTimingConstraintssprop_223_val"false"sprop_224_namePROP_xilxPARuseBondedIOsprop_224_val"false"sprop_225_namePROP_par_otherCmdLineOptionssprop_225_val""sprop_226_namePROP_mpprViewParRptsForAllRsltsprop_226_val"true"sprop_227_namePROP_mpprViewPadRptsForAllRsltsprop_227_val"true"sprop_228_namePROP_mpprRsltToCopysprop_228_val""sprop_229_namePROP_xilxBitgCfg_GenOpt_DRCsprop_229_val"true"sprop_22_namePROP_LastAppliedGoalsprop_22_val"Balanced"sprop_230_namePROP_xilxBitgCfg_GenOpt_BitFilesprop_230_val"true"sprop_231_namePROP_xilxBitgCfg_GenOpt_BinaryFilesprop_231_val"false"sprop_232_namePROP_xilxBitgCfg_GenOpt_ASCIIFilesprop_232_val"false"sprop_233_namePROP_xilxBitgCfg_GenOpt_Compresssprop_233_val"false"sprop_234_namePROP_xilxBitgCfg_GenOpt_GClkDel0sprop_234_val"11111"sprop_235_namePROP_xilxBitgCfg_GenOpt_GClkDel1sprop_235_val"11111"sprop_236_namePROP_xilxBitgCfg_GenOpt_GClkDel2sprop_236_val"11111"sprop_237_namePROP_xilxBitgCfg_GenOpt_GClkDel3sprop_237_val"11111"sprop_238_namePROP_bitgen_otherCmdLineOptionssprop_238_val""sprop_239_namePROP_xilxBitgCfg_Clksprop_239_val"Pull Up"sprop_23_namePROP_LastAppliedStrategysprop_23_val"Xilinx Default (unlocked)"sprop_240_namePROP_xilxBitgCfg_M0sprop_240_val"Pull Up"sprop_241_namePROP_xilxBitgCfg_M1sprop_241_val"Pull Up"sprop_242_namePROP_xilxBitgCfg_M2sprop_242_val"Pull Up"sprop_243_namePROP_xilxBitgCfg_Pgmsprop_243_val"Pull Up"sprop_244_namePROP_xilxBitgCfg_Donesprop_244_val"Pull Up"sprop_245_namePROP_xilxBitgCfg_TCKsprop_245_val"Pull Up"sprop_246_namePROP_xilxBitgCfg_TDIsprop_246_val"Pull Up"sprop_247_namePROP_xilxBitgCfg_TDOsprop_247_val"Pull Up"sprop_248_namePROP_xilxBitgCfg_TMSsprop_248_val"Pull Up"sprop_249_namePROP_xilxBitgCfg_Unusedsprop_249_val"Pull Down"sprop_24_namePROP_LastUnlockStatussprop_24_val"false"sprop_250_namePROP_xilxBitgCfg_Codesprop_250_val"0xFFFFFFFF"sprop_251_namePROP_xilxBitgStart_Clksprop_251_val"CCLK"sprop_252_name
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -