📄 regkeys
字号:
prop_261_val""sprop_262_namePROP_xilxPreTrceRptsprop_262_val"Verbose Report"sprop_263_namePROP_xilxPreTrceRptLimitsprop_263_val"3"sprop_264_namePROP_xilxPreTrceAdvAnasprop_264_val"false"sprop_265_namePROP_xilxPreTrceUncovPathsprop_265_val""sprop_266_namePROP_xilxPreTrceEndpointPathsprop_266_val""sprop_267_namePROP_PreTrceFastPathsprop_267_val"false"sprop_268_namePROP_xilxPostTrceRptsprop_268_val"Verbose Report"sprop_269_namePROP_xilxPostTrceRptLimitsprop_269_val"3"sprop_26_namePROP_SimUseCustom_launchMSimsprop_26_val"false"sprop_270_namePROP_xilxPostTrceAdvAnasprop_270_val"false"sprop_271_namePROP_xilxPostTrceUncovPathsprop_271_val""sprop_272_namePROP_xilxPostTrceEndpointPathsprop_272_val""sprop_273_namePROP_PostTrceFastPathsprop_273_val"false"sprop_274_namePROP_xilxPostTrceStampsprop_274_val""sprop_275_namePROP_PreTrceGenTimegroupssprop_275_val"false"sprop_276_namePROP_PreTrceGenDatasheetsprop_276_val"true"sprop_277_namePROP_PostTrceGenTimegroupssprop_277_val"false"sprop_278_namePROP_PostTrceGenDatasheetsprop_278_val"true"sprop_279_namePROP_xilxPostTrceTSIFilesprop_279_val""sprop_27_namePROP_SimUserCompileList_launchMSimsprop_27_val""sprop_280_namePROP_PreTrceTSIFilesprop_280_val""sprop_281_namePROP_LoadPostTrceTSIFilesprop_281_val"false"sprop_282_namePROP_primetimeBlockRamDatasprop_282_val""sprop_283_namePROP_primeFlatternOutputNetlistsprop_283_val"false"sprop_284_namePROP_primeCorrelateOutputsprop_284_val"false"sprop_285_namePROP_primeTopLevelModulesprop_285_val""sprop_286_namePROP_AutoGenFilesprop_286_val"false"sprop_287_namePROP_CompxlibXlnxCoreLibsprop_287_val"true"sprop_288_namePROP_xilxSynthGlobOptsprop_288_val"AllClockNets"sprop_289_namePROP_xstAutoBRAMPackingsprop_289_val"false"sprop_28_namePROP_SimUseCustom_behavsprop_28_val"true"sprop_290_namePROP_xstBRAMUtilRatiosprop_290_val"100"sprop_291_namePROP_xstAsynToSyncsprop_291_val"false"sprop_292_namePROP_xstReadCoressprop_292_val"true"sprop_293_namePROP_xstCoresSearchDirsprop_293_val""sprop_294_namePROP_xstWriteTimingConstraintssprop_294_val"false"sprop_295_namePROP_xstSliceUtilRatiosprop_295_val"100"sprop_296_namePROP_xstCrossClockAnalysissprop_296_val"false"sprop_297_namePROP_xstFsmStylesprop_297_val"LUT"sprop_298_namePROP_SynthExtractRAMsprop_298_val"true"sprop_299_namePROP_SynthExtractROMsprop_299_val"true"sprop_29_namePROP_SimDosprop_29_val"false"sprop_2_namePROP_StartImpViewsprop_2_val""sprop_300_namePROP_SynthDecoderExtractsprop_300_val"true"sprop_301_namePROP_SynthEncoderExtractsprop_301_val"Yes"sprop_302_namePROP_SynthShiftRegExtractsprop_302_val"true"sprop_303_namePROP_SynthLogicalShifterExtractsprop_303_val"true"sprop_304_namePROP_xilxSynthRegBalancingsprop_304_val"No"sprop_305_namePROP_xstPackIORegistersprop_305_val"Auto"sprop_306_namePROP_xstSlicePackingsprop_306_val"true"sprop_307_namePROP_xstTristate2Logicsprop_307_val"Yes"sprop_308_namePROP_xstOptimizeInsPrimtivessprop_308_val"false"sprop_309_namePROP_xilxSynthRegDuplicationsprop_309_val"true"sprop_30_namePROP_SimUseCustom_postXlatesprop_30_val"false"sprop_310_namePROP_VirtexSynthAutoConstrainsprop_310_val"true"sprop_311_namePROP_ibiswriterGeneratePackageParasiticssprop_311_val"false"sprop_312_namePROP_xilxMapTimingDrivenPackingsprop_312_val"false"sprop_313_namePROP_xilxBitgCfg_GenOpt_IEEE1532Filesprop_313_val"false"sprop_314_namePROP_xilxBitgCfg_GenOpt_EnableCRCsprop_314_val"true"sprop_315_namePROP_xilxBitgCfg_PwrDownsprop_315_val"Pull Up"sprop_316_namePROP_xilxBitgCfg_DCMShutdownsprop_316_val"false"sprop_317_namePROP_xilxBitgCfg_DCMBandgapsprop_317_val"false"sprop_318_namePROP_xilxBitgStart_Clk_MatchCyclesprop_318_val"Auto"sprop_319_namePROP_bitgen_Encrypt_keySeq0sprop_319_val"None"sprop_31_namePROP_SimUseCustom_postMapsprop_31_val"false"sprop_320_namePROP_bitgen_Encrypt_keySeq1sprop_320_val"None"sprop_321_namePROP_bitgen_Encrypt_keySeq2sprop_321_val"None"sprop_322_namePROP_bitgen_Encrypt_keySeq3sprop_322_val"None"sprop_323_namePROP_bitgen_Encrypt_keySeq4sprop_323_val"None"sprop_324_namePROP_bitgen_Encrypt_keySeq5sprop_324_val"None"sprop_325_namePROP_bitgen_Encrypt_startKeysprop_325_val"None"sprop_326_namePROP_bitgen_Encrypt_startCBCsprop_326_val""sprop_327_namePROPEXT_xilxMapGenInputK_virtex2sprop_327_val"4"sprop_328_namePROPEXT_SynthMultStyle_virtex2sprop_328_val"Auto"sprop_329_namePROPEXT_xilxSynthMaxFanout_virtex2sprop_329_val"500"sprop_32_namePROP_SimUseCustom_postParsprop_32_val"false"sprop_330_namePROP_usedsp48sprop_330_val"Auto"sprop_331_namePROP_xstDSPUtilRatiosprop_331_val"100"sprop_332_namePROPEXT_xilxBitgCfg_DCIUpdateMode_spartan3sprop_332_val"As Required"sprop_333_namePROP_xstPowerOptimizationsprop_333_val"false"sprop_334_namePROP_xilxBitgCfg_Initsprop_334_val"Pull Up"sprop_335_namePROP_xilxBitgCfg_Cssprop_335_val"Pull Up"sprop_336_namePROP_xilxBitgCfg_Dinsprop_336_val"Pull Up"sprop_337_namePROP_xilxBitgCfg_Busysprop_337_val"Pull Up"sprop_338_namePROP_xilxBitgCfg_Rdwrsprop_338_val"Pull Up"sprop_339_namePROPEXT_xilxBitgCfg_Rate_virtex4sprop_339_val"4"sprop_33_namePROP_ModelSimUseConfigNamesprop_33_val"false"sprop_340_namePROPEXT_xilxSynthAddBufg_virtex4sprop_340_val"32"sprop_341_namePROPEXT_xstUseClockEnable_virtex4sprop_341_val"Auto"sprop_342_namePROPEXT_xstUseSyncSet_virtex4sprop_342_val"Auto"sprop_343_namePROPEXT_xstUseSyncReset_virtex4sprop_343_val"Auto"sprop_344_namePROP_TopDesignUnitsprop_344_val""sprop_345_namePROP_TopDesignUnitsprop_345_val""sprop_346_namePROP_TopDesignUnitsprop_346_val""sprop_347_namePROP_TopDesignUnitsprop_347_val""sprop_348_namePROP_TopDesignUnitsprop_348_val""sprop_349_namePROP_TopDesignUnitsprop_349_val""sprop_34_namePROP_MSimSDFTimingToBeReadsprop_34_val"Setup Time"sprop_350_namePROP_TopDesignUnitsprop_350_val""sprop_351_namePROP_TopDesignUnitsprop_351_val""sprop_352_namePROP_TopDesignUnitsprop_352_val""sprop_353_namePROP_TopDesignUnitsprop_353_val""sprop_354_namePROP_TopDesignUnitsprop_354_val""sprop_355_namePROP_TopDesignUnitsprop_355_val""sprop_356_namePROP_xstVeriIncludeDirsprop_356_val""sprop_357_namePROP_xstVeriIncludeDirsprop_357_val""sprop_358_namePROP_SimUserCompileList_behavsprop_358_val""sprop_359_namePROP_DevFamilysprop_359_val"Virtex4"sprop_35_namePROP_OverwriteSymsprop_35_val"false"sprop_360_namePROP_Simulatorsprop_360_val"Modelsim-XE VHDL"sprop_361_namePROP_SmartGuideFileNamesprop_361_val"control_unit_guide.ncd"sprop_362_namePROP_vsim_otherCmdLineOptionssprop_362_val""sprop_363_namePROP_vlog_otherCmdLineOptionssprop_363_val""sprop_364_namePROP_vcom_otherCmdLineOptionssprop_364_val""sprop_365_namePROP_ModelSimSignalWinsprop_365_val"true"sprop_366_namePROP_ModelSimWaveWinsprop_366_val"true"sprop_367_namePROP_ModelSimStructWinsprop_367_val"true"sprop_368_namePROP_ModelSimSourceWinsprop_368_val"false"sprop_369_namePROP_ModelSimListWinsprop_369_val"false"sprop_36_namePROP_CompxlibOutputDirsprop_36_val"$XILINX/<language>/<simulator>"sprop_370_namePROP_ModelSimVarsWinsprop_370_val"false"sprop_371_namePROP_ModelSimProcWinsprop_371_val"false"sprop_372_namePROP_ModelSimDataWinsprop_372_val"false"sprop_373_namePROP_ModelSimSimRessprop_373_val"Default (1 ps)"sprop_374_namePROP_SimSyntaxsprop_374_val"93"sprop_375_namePROP_SimUseExpDeclOnlysprop_375_val"true"sprop_376_namePROP_ModelSimSimRunTime_tbsprop_376_val"1000ns"sprop_377_namePROP_ModelSimUutInstName_postMapsprop_377_val"UUT"sprop_378_namePROP_ModelSimUutInstName_postParsprop_378_val"UUT"sprop_379_namePROP_ModelSimUutInstName_postFitsprop_379_val"UUT"sprop_37_namePROP_CompxlibOverwriteLibsprop_37_val"Overwrite"sprop_380_namePROP_SimGenVcdFilesprop_380_val"false"sprop_381_namePROP_SimCustom_launchMSimsprop_381_val""sprop_382_namePROP_SimCustom_behavsprop_382_val"E:/Projetos/RS232_conect_1/RS232_Controller/my_control_unit_tb.do"sprop_383_namePROP_SimCustom_postXlatesprop_383_val""sprop_384_namePROP_SimCustom_postMapsprop_384_val""sprop_385_namePROP_SimCustom_postParsprop_385_val""sprop_386_namePROP_ModelSimSimRunTime_tbwsprop_386_val"1000ns"sprop_387_namePROP_ModelSimConfigNamesprop_387_val"Default"sprop_388_namePROP_SimModelRenTopLevInstTosprop_388_val"UUT"sprop_389_namePROP_SynthConstraintsFilesprop_389_val""sprop_38_namePROP_CompxlibOtherCompxlibOptssprop_38_val""sprop_390_namePROP_ISimCustomSimCmdFileName_par_tbsprop_390_val""sprop_391_namePROP_ISimCustomSimCmdFileName_par_tbwsprop_391_val""sprop_392_namePROP_ISimCustomSimCmdFileName_behav_tbsprop_392_val""sprop_393_namePROP_ISimCustomSimCmdFileName_behav_tbwsprop_393_val""sprop_394_namePROP_ISimCustomSimCmdFileName_gen_tbwsprop_394_val""sprop_395_namePROP_ISimCustomSimCmdFileName_launchsprop_395_val""sprop_396_namePROP_ISimSimulationRun_par_tbsprop_396_val"true"sprop_397_namePROP_ISimSimulationRun_par_tbwsprop_397_val"true"sprop_398_namePROP_ISimSimulationRun_behav_tbsprop_398_val"true"sprop_399_namePROP_ISimSimulationRun_behav_tbwsprop_399_val"true"sprop_39_namePROP_CompxlibSimPrimativessprop_39_val"true"sprop_3_namePROP_StopImpViewsprop_3_val"AbstractSynthesis"sprop_400_namePROP_ISimGenVCDFile_par_tbsprop_400_val"false"sprop_401_namePROP_ISimGenVCDFile_par_tbwsprop_401_val"false"sprop_402_namePROP_ISimCustomCompilationOrderFilesprop_402_val""sprop_403_namePROP_impactBaudsprop_403_val"None"sprop_404_namePROP_impactConfigModesprop_404_val"None"sprop_405_namePROP_impactPortsprop_405_val"Auto - default"sprop_406_namePROP_XPowerOptAdvancedVerboseRptsprop_406_val"false"sprop_407_namePROP_XPowerOptMaxNumberLinessprop_407_val"1000"sprop_408_namePROP_xstSafeImplementsprop_408_val"No"sprop_409_namePROP_XplorerRunTypesprop_409_val"Yes"sprop_40_namePROP_XPORTInpFileNamesprop_40_val""sprop_410_namePROP_XplorerNumIterationssprop_410_val"7"sprop_411_namePROP_XplorerEnableRetimingsprop_411_val"true"sprop_412_namePROP_XplorerWarnToBackupsprop_412_val"true"sprop_413_namePROP_XplorerOtherCmdLineOptionssprop_413_val""sprop_414_namePROP_PrecNumOfSumPathssprop_414_val"10"sprop_415_namePROP_PrecNumOfCriticalPathssprop_415_val"1"sprop_416_namePROP_FitterOptimization_xpla3sprop_416_val"Density"sprop_417_namePROP_xcpldFitDesPtermLmt_xbrsprop_417_val"28"sprop_418_namePROP_xcpldFitDesInReg_xbrsprop_418_val"true"sprop_419_namePROP_mapTimingModesprop_419_val"Non Timing Driven"sprop_41_namePROP_XPORTInpFileTypesprop_41_val"ABEL"sprop_420_namePROP_xilxMapPackfactorsprop_420_val"100"sprop_421_namePROP_MapRetimingsprop_421_val"false"sprop_422_namePROP_MapEquivalentRegisterRemovals
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -