⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 dds.fit.eqn

📁 多功能函数发生器
💻 EQN
📖 第 1 页 / 共 5 页
字号:
X1_q_b[0]_PORT_A_address_reg = DFFE(X1_q_b[0]_PORT_A_address, X1_q_b[0]_clock_0, , , );
X1_q_b[0]_PORT_B_address = BUS(T3_ram_rom_addr_reg[0], T3_ram_rom_addr_reg[1], T3_ram_rom_addr_reg[2], T3_ram_rom_addr_reg[3], T3_ram_rom_addr_reg[4], T3_ram_rom_addr_reg[5], T3_ram_rom_addr_reg[6], T3_ram_rom_addr_reg[7]);
X1_q_b[0]_PORT_B_address_reg = DFFE(X1_q_b[0]_PORT_B_address, X1_q_b[0]_clock_1, , , );
X1_q_b[0]_PORT_A_write_enable = GND;
X1_q_b[0]_PORT_A_write_enable_reg = DFFE(X1_q_b[0]_PORT_A_write_enable, X1_q_b[0]_clock_0, , , );
X1_q_b[0]_PORT_B_write_enable = T3L2;
X1_q_b[0]_PORT_B_write_enable_reg = DFFE(X1_q_b[0]_PORT_B_write_enable, X1_q_b[0]_clock_1, , , );
X1_q_b[0]_clock_0 = GLOBAL(clk);
X1_q_b[0]_clock_1 = GLOBAL(A1L5);
X1_q_b[0]_PORT_B_data_out = MEMORY(X1_q_b[0]_PORT_A_data_in_reg, X1_q_b[0]_PORT_B_data_in_reg, X1_q_b[0]_PORT_A_address_reg, X1_q_b[0]_PORT_B_address_reg, X1_q_b[0]_PORT_A_write_enable_reg, X1_q_b[0]_PORT_B_write_enable_reg, , , X1_q_b[0]_clock_0, X1_q_b[0]_clock_1, , , , );
X1_q_b[4] = X1_q_b[0]_PORT_B_data_out[4];

--X1_q_b[3] is data_juchi:u33|altsyncram:altsyncram_component|altsyncram_7vt:auto_generated|altsyncram_fnb2:altsyncram1|q_b[3] at M4K_X13_Y7
X1_q_b[0]_PORT_A_data_in = BUS(VCC, VCC, VCC, VCC, VCC, VCC, VCC, VCC);
X1_q_b[0]_PORT_A_data_in_reg = DFFE(X1_q_b[0]_PORT_A_data_in, X1_q_b[0]_clock_0, , , );
X1_q_b[0]_PORT_B_data_in = BUS(T3_ram_rom_data_reg[0], T3_ram_rom_data_reg[1], T3_ram_rom_data_reg[2], T3_ram_rom_data_reg[3], T3_ram_rom_data_reg[4], T3_ram_rom_data_reg[5], T3_ram_rom_data_reg[6], T3_ram_rom_data_reg[7]);
X1_q_b[0]_PORT_B_data_in_reg = DFFE(X1_q_b[0]_PORT_B_data_in, X1_q_b[0]_clock_1, , , );
X1_q_b[0]_PORT_A_address = BUS(C1_s[8], C1_s[9], C1_s[10], C1_s[11], C1_s[12], C1_s[13], C1_s[14], C1_s[15]);
X1_q_b[0]_PORT_A_address_reg = DFFE(X1_q_b[0]_PORT_A_address, X1_q_b[0]_clock_0, , , );
X1_q_b[0]_PORT_B_address = BUS(T3_ram_rom_addr_reg[0], T3_ram_rom_addr_reg[1], T3_ram_rom_addr_reg[2], T3_ram_rom_addr_reg[3], T3_ram_rom_addr_reg[4], T3_ram_rom_addr_reg[5], T3_ram_rom_addr_reg[6], T3_ram_rom_addr_reg[7]);
X1_q_b[0]_PORT_B_address_reg = DFFE(X1_q_b[0]_PORT_B_address, X1_q_b[0]_clock_1, , , );
X1_q_b[0]_PORT_A_write_enable = GND;
X1_q_b[0]_PORT_A_write_enable_reg = DFFE(X1_q_b[0]_PORT_A_write_enable, X1_q_b[0]_clock_0, , , );
X1_q_b[0]_PORT_B_write_enable = T3L2;
X1_q_b[0]_PORT_B_write_enable_reg = DFFE(X1_q_b[0]_PORT_B_write_enable, X1_q_b[0]_clock_1, , , );
X1_q_b[0]_clock_0 = GLOBAL(clk);
X1_q_b[0]_clock_1 = GLOBAL(A1L5);
X1_q_b[0]_PORT_B_data_out = MEMORY(X1_q_b[0]_PORT_A_data_in_reg, X1_q_b[0]_PORT_B_data_in_reg, X1_q_b[0]_PORT_A_address_reg, X1_q_b[0]_PORT_B_address_reg, X1_q_b[0]_PORT_A_write_enable_reg, X1_q_b[0]_PORT_B_write_enable_reg, , , X1_q_b[0]_clock_0, X1_q_b[0]_clock_1, , , , );
X1_q_b[3] = X1_q_b[0]_PORT_B_data_out[3];

--X1_q_b[2] is data_juchi:u33|altsyncram:altsyncram_component|altsyncram_7vt:auto_generated|altsyncram_fnb2:altsyncram1|q_b[2] at M4K_X13_Y7
X1_q_b[0]_PORT_A_data_in = BUS(VCC, VCC, VCC, VCC, VCC, VCC, VCC, VCC);
X1_q_b[0]_PORT_A_data_in_reg = DFFE(X1_q_b[0]_PORT_A_data_in, X1_q_b[0]_clock_0, , , );
X1_q_b[0]_PORT_B_data_in = BUS(T3_ram_rom_data_reg[0], T3_ram_rom_data_reg[1], T3_ram_rom_data_reg[2], T3_ram_rom_data_reg[3], T3_ram_rom_data_reg[4], T3_ram_rom_data_reg[5], T3_ram_rom_data_reg[6], T3_ram_rom_data_reg[7]);
X1_q_b[0]_PORT_B_data_in_reg = DFFE(X1_q_b[0]_PORT_B_data_in, X1_q_b[0]_clock_1, , , );
X1_q_b[0]_PORT_A_address = BUS(C1_s[8], C1_s[9], C1_s[10], C1_s[11], C1_s[12], C1_s[13], C1_s[14], C1_s[15]);
X1_q_b[0]_PORT_A_address_reg = DFFE(X1_q_b[0]_PORT_A_address, X1_q_b[0]_clock_0, , , );
X1_q_b[0]_PORT_B_address = BUS(T3_ram_rom_addr_reg[0], T3_ram_rom_addr_reg[1], T3_ram_rom_addr_reg[2], T3_ram_rom_addr_reg[3], T3_ram_rom_addr_reg[4], T3_ram_rom_addr_reg[5], T3_ram_rom_addr_reg[6], T3_ram_rom_addr_reg[7]);
X1_q_b[0]_PORT_B_address_reg = DFFE(X1_q_b[0]_PORT_B_address, X1_q_b[0]_clock_1, , , );
X1_q_b[0]_PORT_A_write_enable = GND;
X1_q_b[0]_PORT_A_write_enable_reg = DFFE(X1_q_b[0]_PORT_A_write_enable, X1_q_b[0]_clock_0, , , );
X1_q_b[0]_PORT_B_write_enable = T3L2;
X1_q_b[0]_PORT_B_write_enable_reg = DFFE(X1_q_b[0]_PORT_B_write_enable, X1_q_b[0]_clock_1, , , );
X1_q_b[0]_clock_0 = GLOBAL(clk);
X1_q_b[0]_clock_1 = GLOBAL(A1L5);
X1_q_b[0]_PORT_B_data_out = MEMORY(X1_q_b[0]_PORT_A_data_in_reg, X1_q_b[0]_PORT_B_data_in_reg, X1_q_b[0]_PORT_A_address_reg, X1_q_b[0]_PORT_B_address_reg, X1_q_b[0]_PORT_A_write_enable_reg, X1_q_b[0]_PORT_B_write_enable_reg, , , X1_q_b[0]_clock_0, X1_q_b[0]_clock_1, , , , );
X1_q_b[2] = X1_q_b[0]_PORT_B_data_out[2];

--X1_q_b[1] is data_juchi:u33|altsyncram:altsyncram_component|altsyncram_7vt:auto_generated|altsyncram_fnb2:altsyncram1|q_b[1] at M4K_X13_Y7
X1_q_b[0]_PORT_A_data_in = BUS(VCC, VCC, VCC, VCC, VCC, VCC, VCC, VCC);
X1_q_b[0]_PORT_A_data_in_reg = DFFE(X1_q_b[0]_PORT_A_data_in, X1_q_b[0]_clock_0, , , );
X1_q_b[0]_PORT_B_data_in = BUS(T3_ram_rom_data_reg[0], T3_ram_rom_data_reg[1], T3_ram_rom_data_reg[2], T3_ram_rom_data_reg[3], T3_ram_rom_data_reg[4], T3_ram_rom_data_reg[5], T3_ram_rom_data_reg[6], T3_ram_rom_data_reg[7]);
X1_q_b[0]_PORT_B_data_in_reg = DFFE(X1_q_b[0]_PORT_B_data_in, X1_q_b[0]_clock_1, , , );
X1_q_b[0]_PORT_A_address = BUS(C1_s[8], C1_s[9], C1_s[10], C1_s[11], C1_s[12], C1_s[13], C1_s[14], C1_s[15]);
X1_q_b[0]_PORT_A_address_reg = DFFE(X1_q_b[0]_PORT_A_address, X1_q_b[0]_clock_0, , , );
X1_q_b[0]_PORT_B_address = BUS(T3_ram_rom_addr_reg[0], T3_ram_rom_addr_reg[1], T3_ram_rom_addr_reg[2], T3_ram_rom_addr_reg[3], T3_ram_rom_addr_reg[4], T3_ram_rom_addr_reg[5], T3_ram_rom_addr_reg[6], T3_ram_rom_addr_reg[7]);
X1_q_b[0]_PORT_B_address_reg = DFFE(X1_q_b[0]_PORT_B_address, X1_q_b[0]_clock_1, , , );
X1_q_b[0]_PORT_A_write_enable = GND;
X1_q_b[0]_PORT_A_write_enable_reg = DFFE(X1_q_b[0]_PORT_A_write_enable, X1_q_b[0]_clock_0, , , );
X1_q_b[0]_PORT_B_write_enable = T3L2;
X1_q_b[0]_PORT_B_write_enable_reg = DFFE(X1_q_b[0]_PORT_B_write_enable, X1_q_b[0]_clock_1, , , );
X1_q_b[0]_clock_0 = GLOBAL(clk);
X1_q_b[0]_clock_1 = GLOBAL(A1L5);
X1_q_b[0]_PORT_B_data_out = MEMORY(X1_q_b[0]_PORT_A_data_in_reg, X1_q_b[0]_PORT_B_data_in_reg, X1_q_b[0]_PORT_A_address_reg, X1_q_b[0]_PORT_B_address_reg, X1_q_b[0]_PORT_A_write_enable_reg, X1_q_b[0]_PORT_B_write_enable_reg, , , X1_q_b[0]_clock_0, X1_q_b[0]_clock_1, , , , );
X1_q_b[1] = X1_q_b[0]_PORT_B_data_out[1];


--S1_q_a[0] is data_v:u31|altsyncram:altsyncram_component|altsyncram_8it:auto_generated|altsyncram_iab2:altsyncram1|q_a[0] at M4K_X13_Y8
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 256, Port A Width: 8, Port B Depth: 256, Port B Width: 8
--Port A Logical Depth: 256, Port A Logical Width: 8, Port B Logical Depth: 256, Port B Logical Width: 8
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
S1_q_a[0]_PORT_A_data_in = BUS(VCC, VCC, VCC, VCC, VCC, VCC, VCC, VCC);
S1_q_a[0]_PORT_A_data_in_reg = DFFE(S1_q_a[0]_PORT_A_data_in, S1_q_a[0]_clock_0, , , );
S1_q_a[0]_PORT_B_data_in = BUS(T1_ram_rom_data_reg[0], T1_ram_rom_data_reg[1], T1_ram_rom_data_reg[2], T1_ram_rom_data_reg[3], T1_ram_rom_data_reg[4], T1_ram_rom_data_reg[5], T1_ram_rom_data_reg[6], T1_ram_rom_data_reg[7]);
S1_q_a[0]_PORT_B_data_in_reg = DFFE(S1_q_a[0]_PORT_B_data_in, S1_q_a[0]_clock_1, , , );
S1_q_a[0]_PORT_A_address = BUS(C1_s[8], C1_s[9], C1_s[10], C1_s[11], C1_s[12], C1_s[13], C1_s[14], C1_s[15]);
S1_q_a[0]_PORT_A_address_reg = DFFE(S1_q_a[0]_PORT_A_address, S1_q_a[0]_clock_0, , , );
S1_q_a[0]_PORT_B_address = BUS(T1_ram_rom_addr_reg[0], T1_ram_rom_addr_reg[1], T1_ram_rom_addr_reg[2], T1_ram_rom_addr_reg[3], T1_ram_rom_addr_reg[4], T1_ram_rom_addr_reg[5], T1_ram_rom_addr_reg[6], T1_ram_rom_addr_reg[7]);
S1_q_a[0]_PORT_B_address_reg = DFFE(S1_q_a[0]_PORT_B_address, S1_q_a[0]_clock_1, , , );
S1_q_a[0]_PORT_A_write_enable = GND;
S1_q_a[0]_PORT_A_write_enable_reg = DFFE(S1_q_a[0]_PORT_A_write_enable, S1_q_a[0]_clock_0, , , );
S1_q_a[0]_PORT_B_write_enable = T1L2;
S1_q_a[0]_PORT_B_write_enable_reg = DFFE(S1_q_a[0]_PORT_B_write_enable, S1_q_a[0]_clock_1, , , );
S1_q_a[0]_clock_0 = GLOBAL(clk);
S1_q_a[0]_clock_1 = GLOBAL(A1L5);
S1_q_a[0]_PORT_A_data_out = MEMORY(S1_q_a[0]_PORT_A_data_in_reg, S1_q_a[0]_PORT_B_data_in_reg, S1_q_a[0]_PORT_A_address_reg, S1_q_a[0]_PORT_B_address_reg, S1_q_a[0]_PORT_A_write_enable_reg, S1_q_a[0]_PORT_B_write_enable_reg, , , S1_q_a[0]_clock_0, S1_q_a[0]_clock_1, , , , );
S1_q_a[0] = S1_q_a[0]_PORT_A_data_out[0];

--S1_q_b[0] is data_v:u31|altsyncram:altsyncram_component|altsyncram_8it:auto_generated|altsyncram_iab2:altsyncram1|q_b[0] at M4K_X13_Y8
S1_q_b[0]_PORT_A_data_in = BUS(VCC, VCC, VCC, VCC, VCC, VCC, VCC, VCC);
S1_q_b[0]_PORT_A_data_in_reg = DFFE(S1_q_b[0]_PORT_A_data_in, S1_q_b[0]_clock_0, , , );
S1_q_b[0]_PORT_B_data_in = BUS(T1_ram_rom_data_reg[0], T1_ram_rom_data_reg[1], T1_ram_rom_data_reg[2], T1_ram_rom_data_reg[3], T1_ram_rom_data_reg[4], T1_ram_rom_data_reg[5], T1_ram_rom_data_reg[6], T1_ram_rom_data_reg[7]);
S1_q_b[0]_PORT_B_data_in_reg = DFFE(S1_q_b[0]_PORT_B_data_in, S1_q_b[0]_clock_1, , , );
S1_q_b[0]_PORT_A_address = BUS(C1_s[8], C1_s[9], C1_s[10], C1_s[11], C1_s[12], C1_s[13], C1_s[14], C1_s[15]);
S1_q_b[0]_PORT_A_address_reg = DFFE(S1_q_b[0]_PORT_A_address, S1_q_b[0]_clock_0, , , );
S1_q_b[0]_PORT_B_address = BUS(T1_ram_rom_addr_reg[0], T1_ram_rom_addr_reg[1], T1_ram_rom_addr_reg[2], T1_ram_rom_addr_reg[3], T1_ram_rom_addr_reg[4], T1_ram_rom_addr_reg[5], T1_ram_rom_addr_reg[6], T1_ram_rom_addr_reg[7]);
S1_q_b[0]_PORT_B_address_reg = DFFE(S1_q_b[0]_PORT_B_address, S1_q_b[0]_clock_1, , , );
S1_q_b[0]_PORT_A_write_enable = GND;
S1_q_b[0]_PORT_A_write_enable_reg = DFFE(S1_q_b[0]_PORT_A_write_enable, S1_q_b[0]_clock_0, , , );
S1_q_b[0]_PORT_B_write_enable = T1L2;
S1_q_b[0]_PORT_B_write_enable_reg = DFFE(S1_q_b[0]_PORT_B_write_enable, S1_q_b[0]_clock_1, , , );
S1_q_b[0]_clock_0 = GLOBAL(clk);
S1_q_b[0]_clock_1 = GLOBAL(A1L5);
S1_q_b[0]_PORT_B_data_out = MEMORY(S1_q_b[0]_PORT_A_data_in_reg, S1_q_b[0]_PORT_B_data_in_reg, S1_q_b[0]_PORT_A_address_reg, S1_q_b[0]_PORT_B_address_reg, S1_q_b[0]_PORT_A_write_enable_reg, S1_q_b[0]_PORT_B_write_enable_reg, , , S1_q_b[0]_clock_0, S1_q_b[0]_clock_1, , , , );
S1_q_b[0] = S1_q_b[0]_PORT_B_data_out[0];

--S1_q_a[7] is data_v:u31|altsyncram:altsyncram_component|altsyncram_8it:auto_generated|altsyncram_iab2:altsyncram1|q_a[7] at M4K_X13_Y8
S1_q_a[0]_PORT_A_data_in = BUS(VCC, VCC, VCC, VCC, VCC, VCC, VCC, VCC);
S1_q_a[0]_PORT_A_data_in_reg = DFFE(S1_q_a[0]_PORT_A_data_in, S1_q_a[0]_clock_0, , , );
S1_q_a[0]_PORT_B_data_in = BUS(T1_ram_rom_data_reg[0], T1_ram_rom_data_reg[1], T1_ram_rom_data_reg[2], T1_ram_rom_data_reg[3], T1_ram_rom_data_reg[4], T1_ram_rom_data_reg[5], T1_ram_rom_data_reg[6], T1_ram_rom_data_reg[7]);
S1_q_a[0]_PORT_B_data_in_reg = DFFE(S1_q_a[0]_PORT_B_data_in, S1_q_a[0]_clock_1, , , );
S1_q_a[0]_PORT_A_address = BUS(C1_s[8], C1_s[9], C1_s[10], C1_s[11], C1_s[12], C1_s[13], C1_s[14], C1_s[15]);
S1_q_a[0]_PORT_A_address_reg = DFFE(S1_q_a[0]_PORT_A_address, S1_q_a[0]_clock_0, , , );
S1_q_a[0]_PORT_B_address = BUS(T1_ram_rom_addr_reg[0], T1_ram_rom_addr_reg[1], T1_ram_rom_addr_reg[2], T1_ram_rom_addr_reg[3], T1_ram_rom_addr_reg[4], T1_ram_rom_addr_reg[5], T1_ram_rom_addr_reg[6], T1_ram_rom_addr_reg[7]);
S1_q_a[0]_PORT_B_address_reg = DFFE(S1_q_a[0]_PORT_B_address, S1_q_a[0]_clock_1, , , );
S1_q_a[0]_PORT_A_write_enable = GND;
S1_q_a[0]_PORT_A_write_enable_reg = DFFE(S1_q_a[0]_PORT_A_write_enable, S1_q_a[0]_clock_0, , , );
S1_q_a[0]_PORT_B_write_enable = T1L2;
S1_q_a[0]_PORT_B_write_enable_reg = DFFE(S1_q_a[0]_PORT_B_write_enable, S1_q_a[0]_clock_1, , , );
S1_q_a[0]_clock_0 = GLOBAL(clk);
S1_q_a[0]_clock_1 = GLOBAL(A1L5);
S1_q_a[0]_PORT_A_data_out = MEMORY(S1_q_a[0]_PORT_A_data_in_reg, S1_q_a[0]_PORT_B_data_in_reg, S1_q_a[0]_PORT_A_address_reg, S1_q_a[0]_PORT_B_address_reg, S1_q_a[0]_PORT_A_write_enable_reg, S1_q_a[0]_PORT_B_write_enable_reg, , , S1_q_a[0]_clock_0, S1_q_a[0]_clock_1, , , , );
S1_q_a[7] = S1_q_a[0]_PORT_A_data_out[7];

--S1_q_a[6] is data_v:u31|altsyncram:altsyncram_component|altsyncram_8it:auto_generated|altsyncram_iab2:altsyncram1|q_a[6] at M4K_X13_Y8
S1_q_a[0]_PORT_A_data_in = BUS(VCC, VCC, VCC, VCC, VCC, VCC, VCC, VCC);
S1_q_a[0]_PORT_A_data_in_reg = DFFE(S1_q_a[0]_PORT_A_data_in, S1_q_a[0]_clock_0, , , );
S1_q_a[0]_PORT_B_data_in = BUS(T1_ram_rom_data_reg[0], T1_ram_rom_data_reg[1], T1_ram_rom_data_reg[2], T1_ram_rom_data_reg[3], T1_ram_rom_data_reg[4], T1_ram_rom_data_reg[5], T1_ram_rom_data_reg[6], T1_ram_rom_data_reg[7]);
S1_q_a[0]_PORT_B_data_in_reg = DFFE(S1_q_a[0]_PORT_B_data_in, S1_q_a[0]_clock_1, , , );
S1_q_a[0]_PORT_A_address = BUS(C1_s[8], C1_s[9], C1_s[10], C1_s[11], C1_s[12], C1_s[13], C1_s[14], C1_s[15]);
S1_q_a[0]_PORT_A_address_reg = DFFE(S1_q_a[0]_PORT_A_address, S1_q_a[0]_clock_0, , , );
S1_q_a[0]_PORT_B_address = BUS(T1_ram_rom_addr_r

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -