📄 fet140_i2c_06.s43
字号:
;******************************************************************************
; MSP-FET430P140 Demo - I2C, Master Transmits to MSP430 Slave
;
; Description: This demo connects two MSP430's via the I2C bus. The master
; transmits to the slave. This is the master code. The slave code is called
; fet140_i2c_07.s43. Master continuously transmits 0x5A inside
; the TX ISR
; The TXRDYIFG interrupt is used to know when to TX
;
; ACLK = n/a, MCLK = SMCLK = I2CCLOCK = DCO ~ 800kHz;
; //* MSP430F169 Device Required *//
;
; /|\ /|\
; MSP430F169 10k 10k MSP430F169
; slave | | master
; -----------------| | | -----------------
; | P3.1|<-|---+->|P3.1 |
; | | | | P1.0|-->LED
; | | | | |
; | P3.3|<-+----->|P3.3 |
; | | | |
;
;
; H. Grewal
; Texas Instruments Inc.
; Feb 2005
; Built with IAR Embedded Workbench Version: 3.21A
;******************************************************************************
#include <msp430x16x.h>
;------------------------------------------------------------------------------
ORG 01100h ; Progam Start
;------------------------------------------------------------------------------
RESET mov.w #0A00h,SP ; Initialize stackpointer
StopWDT mov.w #WDTPW+WDTHOLD,&WDTCTL ; Stop WDT
bis.b #0Ah,&P3SEL ; Select I2C pins
bis.b #01h,&P1DIR ; P1.0 output
bic.b #01h,&P1OUT ; Clear P1.0
I2C_init bis.b #I2C+SYNC,&U0CTL ; Recommended init procedure
bic.b #I2CEN,&U0CTL ; Recommended init procedure
bis.b #I2CSSEL1,&I2CTCTL ; SMCLK
mov.b #01h,&I2CNDAT ; Read one byte
mov #0048h,&I2CSA ; Slave Address is 048h
bis.b #TXRDYIE,&I2CIE ; Enable RXRDYIE
bis.b #I2CEN,&U0CTL ; Enable I2C
Mainloop bis.b #MST,&U0CTL ; Master mode
bis.b #I2CSTT+I2CSTP+I2CTRX,&I2CTCTL ; Initiate transfer
bis.b #LPM0+GIE,SR ; Enter LPM0, enable interrupts
jmp Mainloop ; Repeat
;------------------------------------------------------------------------------
I2C_ISR; Common ISR for I2C Module
;------------------------------------------------------------------------------
add &I2CIV,PC ; Add I2C offset vector
reti ; No Interrupt
reti ; Arbitration lost
reti ; No Acknowledge
reti ; Own Address
reti ; Register Access Ready
reti ; Receive Ready
jmp TXRDY_ISR ; Transmit Ready
reti ; General Call
reti ; Start Condition
TXRDY_ISR mov.b #05Ah,&I2CDRB ; Load I2CDRB
tstBUSY bit.b #I2CBUSY,&I2CDCTL
jnz tstBUSY
bic #LPM0,0(SP) ; Clear LPM0
reti
;------------------------------------------------------------------------------
; Interrupt Vectors
;------------------------------------------------------------------------------
ORG 0FFFEh ; MSP430 RESET vector
DW RESET ;
ORG 0FFF0h ; I2C interrupt vector
DW I2C_ISR ;
END
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -