__projnav.log

来自「采用9054做为板卡与计算机通信的媒介」· LOG 代码 · 共 1,812 行 · 第 1/5 页

LOG
1,812
字号
Project Navigator Auto-Make Log File-------------------------------------



Started process "Synthesize".=========================================================================*                          HDL Compilation                              *=========================================================================WARNING:HDLParsers:3498 - No primary, secondary unit in the file "D:/study/PCI/90541.vhd. Ignore this file from project file "90541_vhdl.prj".=========================================================================*                            HDL Analysis                               *=========================================================================ERROR:HDLParsers:340 - "D:/study/PCI/90541.vhd" Entity <90541> does not exist in library <work>.ERROR:Xst:1867 - Entity <90541> not found, Recompile it.--> Total memory usage is 77144 kilobytesNumber of errors   :    2 (   0 filtered)Number of warnings :    1 (   0 filtered)Number of infos    :    0 (   0 filtered)ERROR: XST failedProcess "Synthesize" did not complete.
Project Navigator Auto-Make Log File-------------------------------------



Started process "Synthesize".=========================================================================*                          HDL Compilation                              *=========================================================================WARNING:HDLParsers:3498 - No primary, secondary unit in the file "D:/study/PCI/90541.vhd. Ignore this file from project file "90541_vhdl.prj".=========================================================================*                            HDL Analysis                               *=========================================================================ERROR:HDLParsers:340 - "D:/study/PCI/90541.vhd" Entity <90541> does not exist in library <work>.ERROR:Xst:1867 - Entity <90541> not found, Recompile it.--> Total memory usage is 77144 kilobytesNumber of errors   :    2 (   0 filtered)Number of warnings :    1 (   0 filtered)Number of infos    :    0 (   0 filtered)ERROR: XST failedProcess "Synthesize" did not complete.
Project Navigator Auto-Make Log File-------------------------------------



Started process "Synthesize".=========================================================================*                          HDL Compilation                              *=========================================================================WARNING:HDLParsers:3498 - No primary, secondary unit in the file "D:/study/PCI/90541.vhd. Ignore this file from project file "90541_vhdl.prj".=========================================================================*                            HDL Analysis                               *=========================================================================ERROR:HDLParsers:340 - "D:/study/PCI/90541.vhd" Entity <90541> does not exist in library <work>.ERROR:Xst:1867 - Entity <90541> not found, Recompile it.--> Total memory usage is 77144 kilobytesNumber of errors   :    2 (   0 filtered)Number of warnings :    1 (   0 filtered)Number of infos    :    0 (   0 filtered)ERROR: XST failedProcess "Synthesize" did not complete.
Project Navigator Auto-Make Log File-------------------------------------



Started process "Synthesize".=========================================================================*                          HDL Compilation                              *=========================================================================WARNING:HDLParsers:3498 - No primary, secondary unit in the file "D:/study/PCI/90541.vhd. Ignore this file from project file "90541_vhdl.prj".=========================================================================*                            HDL Analysis                               *=========================================================================ERROR:HDLParsers:340 - "D:/study/PCI/90541.vhd" Entity <90541> does not exist in library <work>.ERROR:Xst:1867 - Entity <90541> not found, Recompile it.--> Total memory usage is 77144 kilobytesNumber of errors   :    2 (   0 filtered)Number of warnings :    1 (   0 filtered)Number of infos    :    0 (   0 filtered)ERROR: XST failedProcess "Synthesize" did not complete.
Project Navigator Auto-Make Log File-------------------------------------



Started process "Synthesize".=========================================================================*                          HDL Compilation                              *=========================================================================Compiling vhdl file "D:/study/PCI/90541.vhd" in Library work.Entity <a90541> compiled.ERROR:HDLParsers:164 - "D:/study/PCI/90541.vhd" Line 56. parse error, unexpected INTEGER_LITERAL, expecting IDENTIFIER--> Total memory usage is 77144 kilobytesNumber of errors   :    1 (   0 filtered)Number of warnings :    0 (   0 filtered)Number of infos    :    0 (   0 filtered)ERROR: XST failedProcess "Synthesize" did not complete.
Project Navigator Auto-Make Log File-------------------------------------



Started process "Synthesize".=========================================================================*                          HDL Compilation                              *=========================================================================Compiling vhdl file "D:/study/PCI/90541.vhd" in Library work.Entity <a90541> compiled.Entity <a90541> (Architecture <Behavioral>) compiled.=========================================================================*                            HDL Analysis                               *=========================================================================Analyzing Entity <a90541> (Architecture <Behavioral>).INFO:Xst:1739 - HDL ADVISOR - "D:/study/PCI/90541.vhd" line 33: declaration of a buffer port will make it difficult for you to validate this design by simulation. It is preferable to declare it as output.INFO:Xst:1739 - HDL ADVISOR - "D:/study/PCI/90541.vhd" line 35: declaration of a buffer port will make it difficult for you to validate this design by simulation. It is preferable to declare it as output.INFO:Xst:1739 - HDL ADVISOR - "D:/study/PCI/90541.vhd" line 36: declaration of a buffer port will make it difficult for you to validate this design by simulation. It is preferable to declare it as output.INFO:Xst:1739 - HDL ADVISOR - "D:/study/PCI/90541.vhd" line 41: declaration of a buffer port will make it difficult for you to validate this design by simulation. It is preferable to declare it as output.INFO:Xst:1739 - HDL ADVISOR - "D:/study/PCI/90541.vhd" line 42: declaration of a buffer port will make it difficult for you to validate this design by simulation. It is preferable to declare it as output.INFO:Xst:1739 - HDL ADVISOR - "D:/study/PCI/90541.vhd" line 44: declaration of a buffer port will make it difficult for you to validate this design by simulation. It is preferable to declare it as output.INFO:Xst:1739 - HDL ADVISOR - "D:/study/PCI/90541.vhd" line 51: declaration of a buffer port will make it difficult for you to validate this design by simulation. It is preferable to declare it as output.WARNING:Xst:819 - "D:/study/PCI/90541.vhd" line 141: The following signals are missing in the process sensitivity list:   int.Entity <a90541> analyzed. Unit <a90541> generated.=========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <a90541>.    Related source file is "D:/study/PCI/90541.vhd".WARNING:Xst:647 - Input <la<3:0>> is never used.    Register <int1> equivalent to <lint> has been removed    Found 1-bit register for signal <lholda>.    Found 1-bit register for signal <ready>.    Found 1-bit register for signal <lint>.    Found 8-bit tristate buffer for signal <ld>.    Found 1-bit register for signal <we>.    Found 1-bit register for signal <oe>.    Found 4-bit tristate buffer for signal <sa<3:0>>.    Found 1-bit register for signal <int>.    Found 1-bit register for signal <int2>.    Found 1-bit register for signal <int3>.    Found 1-bit register for signal <int4>.    Found 8-bit register for signal <Mtridata_ld> created at line 104.    Found 1-bit register for signal <Mtrien_ld> created at line 104.    Found 8-bit register for signal <reg>.    Summary:	inferred   8 D-type flip-flop(s).	inferred  12 Tristate(s).Unit <a90541> synthesized.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Advanced Registered AddSub inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# Registers                        : 12 1-bit register                    : 10 8-bit register                    : 2# Tristates                        : 5 1-bit tristate buffer             : 4 8-bit tristate buffer             : 1==================================================================================================================================================*                         Low Level Synthesis                           *=========================================================================Optimizing unit <a90541> ...  implementation constraint: iob=auto	 : Mtridata_ld<2>  implementation constraint: iob=auto	 : Mtridata_ld<4>  implementation constraint: iob=auto	 : Mtridata_ld<3>  implementation constraint: iob=auto	 : Mtridata_ld<1>  implementation constraint: iob=auto	 : Mtridata_ld<0>  implementation constraint: iob=auto	 : Mtrien_ld  implementation constraint: KEEP	 : Mtrien_ld  implementation constraint: iob=auto	 : Mtridata_ld<7>  implementation constraint: iob=auto	 : Mtridata_ld<6>  implementation constraint: iob=auto	 : Mtridata_ld<5>

Project Navigator Auto-Make Log File-------------------------------------




Project Navigator Auto-Make Log File-------------------------------------

Started process "Translate".Extracting independent architecture files...Release 7.1.04i - ngdbuild H.42Copyright (c) 1995-2005 Xilinx, Inc.  All rights reserved.Command Line: ngdbuild -dd _ngo -i -p xc9500xl a90541.ngc a90541.ngd Reading NGO file 'D:/study/PCI/a90541.ngc' ...Checking timing specifications ...Checking expanded design ...NGDBUILD Design Results Summary:  Number of errors:     0  Number of warnings:   0Writing NGD file "a90541.ngd" ...Writing NGDBUILD log file "a90541.bld"...NGDBUILD done.
Started process "Fit".Release 7.1.04i - CPLD Optimizer/Partitioner H.42Copyright (c) 1995-2005 Xilinx, Inc.  All rights reserved.Considering device XC95288XL-10-TQ144.Flattening design..Timing optimization.......Timing driven global resource optimizationGeneral global resource optimization........Re-checking device resources ...Mapping a total of 45 equations into 16 function blocks..........................................................................................................................................................................................................................................................................................................................................................................................................................................Design a90541 has been optimized and fit into device XC95288XL-10-TQ144.
Started process "Generate Post-Fit Simulation Model".Release 7.1.04i - CPLD Timing Simulation Interface H.42Copyright (c) 1995-2005 Xilinx, Inc.  All rights reserved.Creating NGA for simulation.Speed File: Version 3.0
Release 7.1.04i - netgen H.42Copyright (c) 1995-2005 Xilinx, Inc.  All rights reserved.Command Line: netgen -rpw 100 -ar Structure -xon true -w -ofmt vhdl -sima90541.nga a90541_timesim.vhd  Reading design 'a90541.nga' ...Flattening design ...Processing design ... 

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?