📄 ad.fit.rpt
字号:
+---------------------------------------------+-----------------------------+
; Number of Distinct Inputs (Average = 9.00) ; Number of LABs (Total = 2) ;
+---------------------------------------------+-----------------------------+
; 0 ; 0 ;
; 1 ; 0 ;
; 2 ; 0 ;
; 3 ; 0 ;
; 4 ; 0 ;
; 5 ; 0 ;
; 6 ; 0 ;
; 7 ; 0 ;
; 8 ; 0 ;
; 9 ; 2 ;
+---------------------------------------------+-----------------------------+
+-------------------------------------------------------------------------+
; Fitter Device Options ;
+----------------------------------------------+--------------------------+
; Option ; Setting ;
+----------------------------------------------+--------------------------+
; Enable user-supplied start-up clock (CLKUSR) ; Off ;
; Enable device-wide reset (DEV_CLRn) ; Off ;
; Enable device-wide output enable (DEV_OE) ; Off ;
; Enable INIT_DONE output ; Off ;
; Configuration scheme ; Passive Serial ;
; Reserve all unused pins ; As output driving ground ;
; Base pin-out file on sameframe device ; Off ;
+----------------------------------------------+--------------------------+
+----------------------------+
; Advanced Data - General ;
+--------------------+-------+
; Name ; Value ;
+--------------------+-------+
; Status Code ; 0 ;
; Desired User Slack ; 0 ;
; Fit Attempts ; 1 ;
+--------------------+-------+
+------------------------------------------------------------------------------------------+
; Advanced Data - Placement Preparation ;
+--------------------------------------------------------------------------------+---------+
; Name ; Value ;
+--------------------------------------------------------------------------------+---------+
; Auto Fit Point 1 - Fit Attempt 1 ; ff ;
; Mid Wire Use - Fit Attempt 1 ; 2 ;
; Mid Slack - Fit Attempt 1 ; -9964 ;
; Internal Atom Count - Fit Attempt 1 ; 17 ;
; LE/ALM Count - Fit Attempt 1 ; 17 ;
; LAB Count - Fit Attempt 1 ; 2 ;
; Outputs per Lab - Fit Attempt 1 ; 8.500 ;
; Inputs per LAB - Fit Attempt 1 ; 8.000 ;
; Global Inputs per LAB - Fit Attempt 1 ; 1.000 ;
; LAB Constraint 'non-global clock / CE pair + async load' - Fit Attempt 1 ; 0:2 ;
; LAB Constraint 'ce + sync load' - Fit Attempt 1 ; 0:2 ;
; LAB Constraint 'non-global controls' - Fit Attempt 1 ; 0:2 ;
; LAB Constraint 'un-route combination' - Fit Attempt 1 ; 0:2 ;
; LAB Constraint 'non-global with asyn_clear' - Fit Attempt 1 ; 0:2 ;
; LAB Constraint 'un-route with async_clear' - Fit Attempt 1 ; 0:2 ;
; LAB Constraint 'non-global async clear + sync clear' - Fit Attempt 1 ; 0:2 ;
; LAB Constraint 'global non-clock/non-asynch_clear' - Fit Attempt 1 ; 0:2 ;
; LAB Constraint 'ygr_cl_ngclk_gclkce_sload_aload_constraint' - Fit Attempt 1 ; 0:2 ;
; LAB Constraint 'global control signals' - Fit Attempt 1 ; 1:2 ;
; LAB Constraint 'clock / ce pair constraint' - Fit Attempt 1 ; 1:2 ;
; LAB Constraint 'aload_aclr pair with aload used' - Fit Attempt 1 ; 0:2 ;
; LAB Constraint 'aload_aclr pair' - Fit Attempt 1 ; 1:2 ;
; LAB Constraint 'sload_sclear pair' - Fit Attempt 1 ; 0:1;1:1 ;
; LAB Constraint 'invert_a constraint' - Fit Attempt 1 ; 1:2 ;
; LAB Constraint 'has placement constraint' - Fit Attempt 1 ; 0:2 ;
; LAB Constraint 'use of ADATA or SDATA by registers constraint' - Fit Attempt 1 ; 0:2 ;
; LEs in Chains - Fit Attempt 1 ; 8 ;
; LEs in Long Chains - Fit Attempt 1 ; 0 ;
; LABs with Chains - Fit Attempt 1 ; 1 ;
; LABs with Multiple Chains - Fit Attempt 1 ; 0 ;
; Time - Fit Attempt 1 ; 0 ;
; Time in tsm_tan.dll - Fit Attempt 1 ; 0.015 ;
+--------------------------------------------------------------------------------+---------+
+----------------------------------------------+
; Advanced Data - Placement ;
+-------------------------------------+--------+
; Name ; Value ;
+-------------------------------------+--------+
; Auto Fit Point 2 - Fit Attempt 1 ; ff ;
; Early Wire Use - Fit Attempt 1 ; 0 ;
; Early Slack - Fit Attempt 1 ; -12075 ;
; Auto Fit Point 3 - Fit Attempt 1 ; ff ;
; Auto Fit Point 4 - Fit Attempt 1 ; ff ;
; Mid Wire Use - Fit Attempt 1 ; 1 ;
; Mid Slack - Fit Attempt 1 ; -8963 ;
; Late Wire Use - Fit Attempt 1 ; 1 ;
; Late Slack - Fit Attempt 1 ; -8963 ;
; Auto Fit Point 5 - Fit Attempt 1 ; ff ;
; Time - Fit Attempt 1 ; 0 ;
; Time in tsm_tan.dll - Fit Attempt 1 ; 0.032 ;
+-------------------------------------+--------+
+---------------------------------------+
; Advanced Data - Routing ;
+-------------------------------+-------+
; Name ; Value ;
+-------------------------------+-------+
; Early Slack - Fit Attempt 1 ; -8482 ;
; Mid Slack - Fit Attempt 1 ; -8495 ;
; Late Slack - Fit Attempt 1 ; -8495 ;
; Late Wire Use - Fit Attempt 1 ; 1 ;
; Time - Fit Attempt 1 ; 0 ;
+-------------------------------+-------+
+-----------------+
; Fitter Messages ;
+-----------------+
Info: *******************************************************************
Info: Running Quartus II Fitter
Info: Version 6.0 Build 178 04/27/2006 SJ Full Version
Info: Processing started: Tue Apr 21 15:31:25 2009
Info: Command: quartus_fit --read_settings_files=off --write_settings_files=off ad -c ad
Info: Selected device EPM570GT144C5 for design "ad"
Info: Fitter is performing an Auto Fit compilation, which may decrease Fitter effort to reduce compilation time
Info: Device migration not selected. If you intend to use device migration later, you may need to change the pin assignments as they may be incompatible with other devices
Info: Device EPM570GT144I5 is compatible
Info: Device EPM1270GT144C5 is compatible
Info: Device EPM1270GT144I5 is compatible
Info: Timing requirements not specified -- optimizing circuit to achieve the following default global requirements
Info: Assuming a global fmax requirement of 1000 MHz
Info: Assuming a global tsu requirement of 2.0 ns
Info: Assuming a global tco requirement of 1.0 ns
Info: Assuming a global tpd requirement of 1.0 ns
Info: Completed User Assigned Global Signals Promotion Operation
Info: Automatically promoted signal "clk" to use Global clock in PIN 18
Info: Completed Auto Global Promotion Operation
Info: Starting register packing
Info: Fitter is using Normal packing mode for logic elements with Auto setting for Auto Packed Registers logic option
Info: Started processing fast register assignments
Info: Finished processing fast register assignments
Info: Finished register packing: elapsed time is 00:00:00
Info: Fitter placement preparation operations beginning
Info: Fitter placement preparation operations ending: elapsed time is 00:00:00
Info: Fitter placement operations beginning
Info: Fitter placement was successful
Info: Fitter placement operations ending: elapsed time is 00:00:00
Info: Estimated most critical path is register to pin delay of 4.613 ns
Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LAB_X9_Y6; Fanout = 2; REG Node = 'clk_10'
Info: 2: + IC(2.291 ns) + CELL(2.322 ns) = 4.613 ns; Loc. = PIN_108; Fanout = 0; PIN Node = 'sck'
Info: Total cell delay = 2.322 ns ( 50.34 % )
Info: Total interconnect delay = 2.291 ns ( 49.66 % )
Info: Fitter routing operations beginning
Info: Fitter routing operations ending: elapsed time is 00:00:00
Info: The Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time.
Info: Optimizations that may affect the design's routability were skipped
Info: Optimizations that may affect the design's timing were skipped
Warning: Following 2 pins have nothing, GND, or VCC driving datain port -- changes to this connectivity may change fitting results
Info: Pin din has VCC driving its datain port
Info: Pin cs has VCC driving its datain port
Info: Quartus II Fitter was successful. 0 errors, 1 warning
Info: Processing ended: Tue Apr 21 15:31:26 2009
Info: Elapsed time: 00:00:01
+----------------------------+
; Fitter Suppressed Messages ;
+----------------------------+
The suppressed messages can be found in C:/Documents and Settings/admin/桌面/lcm/ad.fit.smsg.
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -