⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 top.sim.rpt

📁 msp430驱动340*240程序 包括显示图片 文字 以及一些改变字体颜色功能等
💻 RPT
📖 第 1 页 / 共 4 页
字号:
; |Block1|data                                    ; |Block1|data                                     ; combout          ;
; |Block1|mcuclk                                  ; |Block1|mcuclk                                   ; combout          ;
; |Block1|en                                      ; |Block1|en                                       ; combout          ;
; |Block1|daclk                                   ; |Block1|daclk                                    ; padio            ;
; |Block1|DAOUT[7]                                ; |Block1|DAOUT[7]                                 ; padio            ;
; |Block1|DAOUT[6]                                ; |Block1|DAOUT[6]                                 ; padio            ;
; |Block1|DAOUT[5]                                ; |Block1|DAOUT[5]                                 ; padio            ;
; |Block1|DAOUT[4]                                ; |Block1|DAOUT[4]                                 ; padio            ;
; |Block1|DAOUT[3]                                ; |Block1|DAOUT[3]                                 ; padio            ;
; |Block1|DAOUT[2]                                ; |Block1|DAOUT[2]                                 ; padio            ;
; |Block1|DAOUT[1]                                ; |Block1|DAOUT[1]                                 ; padio            ;
; |Block1|DAOUT[0]                                ; |Block1|DAOUT[0]                                 ; padio            ;
+-------------------------------------------------+--------------------------------------------------+------------------+


The following table displays output ports that do not toggle to 1 during simulation.
+---------------------------------------------------------------------------------------------------------------+
; Missing 1-Value Coverage                                                                                      ;
+-----------------------------------------+--------------------------------------------------+------------------+
; Node Name                               ; Output Port Name                                 ; Output Port Type ;
+-----------------------------------------+--------------------------------------------------+------------------+
; |Block1|top:inst|dds:u2|address1[3]~170 ; |Block1|top:inst|dds:u2|address1[3]~171          ; cout0            ;
; |Block1|top:inst|dds:u2|address1[3]~170 ; |Block1|top:inst|dds:u2|address1[3]~171COUT1     ; cout1            ;
; |Block1|top:inst|dds:u2|address1[4]~172 ; |Block1|top:inst|dds:u2|address1[4]~173          ; cout             ;
; |Block1|top:inst|dds:u2|address1[6]~174 ; |Block1|top:inst|dds:u2|address1[6]~175          ; cout0            ;
; |Block1|top:inst|dds:u2|address1[7]~176 ; |Block1|top:inst|dds:u2|address1[7]~177          ; cout0            ;
; |Block1|top:inst|dds:u2|address1[7]~176 ; |Block1|top:inst|dds:u2|address1[7]~177COUT1_192 ; cout1            ;
; |Block1|top:inst|dds:u2|address1[5]~178 ; |Block1|top:inst|dds:u2|address1[5]~179          ; cout0            ;
; |Block1|top:inst|dds:u2|address1[2]~184 ; |Block1|top:inst|dds:u2|address1[2]~185          ; cout0            ;
; |Block1|top:inst|dds:u2|address1[2]~184 ; |Block1|top:inst|dds:u2|address1[2]~185COUT1_189 ; cout1            ;
; |Block1|top:inst|dds:u2|acc[23]         ; |Block1|top:inst|dds:u2|acc[23]                  ; regout           ;
; |Block1|top:inst|dds:u2|acc[18]         ; |Block1|top:inst|dds:u2|acc[18]~97               ; cout0            ;
; |Block1|top:inst|dds:u2|acc[19]         ; |Block1|top:inst|dds:u2|acc[19]~98               ; cout0            ;
; |Block1|top:inst|dds:u2|acc[22]         ; |Block1|top:inst|dds:u2|acc[22]                  ; regout           ;
; |Block1|top:inst|dds:u2|acc[22]         ; |Block1|top:inst|dds:u2|acc[22]~100              ; cout0            ;
; |Block1|top:inst|dds:u2|acc[22]         ; |Block1|top:inst|dds:u2|acc[22]~100COUT1_138     ; cout1            ;
; |Block1|top:inst|dds:u2|acc[20]         ; |Block1|top:inst|dds:u2|acc[20]~101              ; cout0            ;
; |Block1|top:inst|dds:u2|acc[17]         ; |Block1|top:inst|dds:u2|acc[17]~104              ; cout0            ;
; |Block1|top:inst|dds:u2|acc[7]          ; |Block1|top:inst|dds:u2|acc[7]~112               ; cout0            ;
; |Block1|top:inst|dds:u2|acc[7]          ; |Block1|top:inst|dds:u2|acc[7]~112COUT1_126      ; cout1            ;
; |Block1|top:inst|McuToFpga:u1|Qtmp[7]   ; |Block1|top:inst|McuToFpga:u1|Qtmp[7]            ; regout           ;
; |Block1|top:inst|dds:u2|acc[6]          ; |Block1|top:inst|dds:u2|acc[6]~113               ; cout             ;
; |Block1|top:inst|McuToFpga:u1|Qtmp[6]   ; |Block1|top:inst|McuToFpga:u1|Qtmp[6]            ; regout           ;
; |Block1|top:inst|dds:u2|acc[5]          ; |Block1|top:inst|dds:u2|acc[5]~114               ; cout0            ;
; |Block1|top:inst|dds:u2|acc[5]          ; |Block1|top:inst|dds:u2|acc[5]~114COUT1_125      ; cout1            ;
; |Block1|top:inst|McuToFpga:u1|Qtmp[5]   ; |Block1|top:inst|McuToFpga:u1|Qtmp[5]            ; regout           ;
; |Block1|top:inst|dds:u2|acc[4]          ; |Block1|top:inst|dds:u2|acc[4]~115               ; cout0            ;
; |Block1|top:inst|dds:u2|acc[4]          ; |Block1|top:inst|dds:u2|acc[4]~115COUT1_124      ; cout1            ;
; |Block1|top:inst|McuToFpga:u1|Qtmp[4]   ; |Block1|top:inst|McuToFpga:u1|Qtmp[4]            ; regout           ;
; |Block1|top:inst|dds:u2|acc[3]          ; |Block1|top:inst|dds:u2|acc[3]~116               ; cout0            ;
; |Block1|top:inst|dds:u2|acc[3]          ; |Block1|top:inst|dds:u2|acc[3]~116COUT1_123      ; cout1            ;
; |Block1|top:inst|McuToFpga:u1|Qtmp[3]   ; |Block1|top:inst|McuToFpga:u1|Qtmp[3]            ; regout           ;
; |Block1|top:inst|dds:u2|acc[2]          ; |Block1|top:inst|dds:u2|acc[2]~117               ; cout0            ;
; |Block1|top:inst|dds:u2|acc[2]          ; |Block1|top:inst|dds:u2|acc[2]~117COUT1_122      ; cout1            ;
; |Block1|top:inst|McuToFpga:u1|Qtmp[2]   ; |Block1|top:inst|McuToFpga:u1|Qtmp[2]            ; regout           ;
; |Block1|top:inst|dds:u2|acc[1]          ; |Block1|top:inst|dds:u2|acc[1]~118               ; cout             ;
; |Block1|top:inst|McuToFpga:u1|Qtmp[1]   ; |Block1|top:inst|McuToFpga:u1|Qtmp[1]            ; regout           ;
; |Block1|top:inst|dds:u2|acc[0]          ; |Block1|top:inst|dds:u2|acc[0]~119               ; cout0            ;
; |Block1|top:inst|dds:u2|acc[0]          ; |Block1|top:inst|dds:u2|acc[0]~119COUT1_121      ; cout1            ;
; |Block1|top:inst|McuToFpga:u1|Qtmp[0]   ; |Block1|top:inst|McuToFpga:u1|Qtmp[0]            ; regout           ;
+-----------------------------------------+--------------------------------------------------+------------------+


The following table displays output ports that do not toggle to 0 during simulation.
+---------------------------------------------------------------------------------------------------------------+
; Missing 0-Value Coverage                                                                                      ;
+-----------------------------------------+--------------------------------------------------+------------------+
; Node Name                               ; Output Port Name                                 ; Output Port Type ;
+-----------------------------------------+--------------------------------------------------+------------------+
; |Block1|top:inst|dds:u2|address1[3]~170 ; |Block1|top:inst|dds:u2|address1[3]~171          ; cout0            ;
; |Block1|top:inst|dds:u2|address1[3]~170 ; |Block1|top:inst|dds:u2|address1[3]~171COUT1     ; cout1            ;
; |Block1|top:inst|dds:u2|address1[4]~172 ; |Block1|top:inst|dds:u2|address1[4]~173          ; cout             ;
; |Block1|top:inst|dds:u2|address1[6]~174 ; |Block1|top:inst|dds:u2|address1[6]~175          ; cout0            ;
; |Block1|top:inst|dds:u2|address1[7]~176 ; |Block1|top:inst|dds:u2|address1[7]~177          ; cout0            ;
; |Block1|top:inst|dds:u2|address1[7]~176 ; |Block1|top:inst|dds:u2|address1[7]~177COUT1_192 ; cout1            ;
; |Block1|top:inst|dds:u2|address1[5]~178 ; |Block1|top:inst|dds:u2|address1[5]~179          ; cout0            ;
; |Block1|top:inst|dds:u2|address1[2]~184 ; |Block1|top:inst|dds:u2|address1[2]~185          ; cout0            ;
; |Block1|top:inst|dds:u2|address1[2]~184 ; |Block1|top:inst|dds:u2|address1[2]~185COUT1_189 ; cout1            ;
; |Block1|top:inst|dds:u2|acc[23]         ; |Block1|top:inst|dds:u2|acc[23]                  ; regout           ;
; |Block1|top:inst|dds:u2|acc[18]         ; |Block1|top:inst|dds:u2|acc[18]~97               ; cout0            ;
; |Block1|top:inst|dds:u2|acc[19]         ; |Block1|top:inst|dds:u2|acc[19]~98               ; cout0            ;
; |Block1|top:inst|dds:u2|acc[21]         ; |Block1|top:inst|dds:u2|acc[21]                  ; regout           ;
; |Block1|top:inst|dds:u2|acc[22]         ; |Block1|top:inst|dds:u2|acc[22]                  ; regout           ;
; |Block1|top:inst|dds:u2|acc[22]         ; |Block1|top:inst|dds:u2|acc[22]~100              ; cout0            ;
; |Block1|top:inst|dds:u2|acc[22]         ; |Block1|top:inst|dds:u2|acc[22]~100COUT1_138     ; cout1            ;
; |Block1|top:inst|dds:u2|acc[20]         ; |Block1|top:inst|dds:u2|acc[20]~101              ; cout0            ;
; |Block1|top:inst|dds:u2|acc[17]         ; |Block1|top:inst|dds:u2|acc[17]~104              ; cout0            ;
; |Block1|top:inst|McuToFpga:u1|Qtmp[8]   ; |Block1|top:inst|McuToFpga:u1|Qtmp[8]            ; regout           ;
; |Block1|top:inst|dds:u2|acc[7]          ; |Block1|top:inst|dds:u2|acc[7]~112               ; cout0            ;
; |Block1|top:inst|dds:u2|acc[7]          ; |Block1|top:inst|dds:u2|acc[7]~112COUT1_126      ; cout1            ;
; |Block1|top:inst|McuToFpga:u1|Qtmp[7]   ; |Block1|top:inst|McuToFpga:u1|Qtmp[7]            ; regout           ;
; |Block1|top:inst|dds:u2|acc[6]          ; |Block1|top:inst|dds:u2|acc[6]~113               ; cout             ;
; |Block1|top:inst|McuToFpga:u1|Qtmp[6]   ; |Block1|top:inst|McuToFpga:u1|Qtmp[6]            ; regout           ;
; |Block1|top:inst|dds:u2|acc[5]          ; |Block1|top:inst|dds:u2|acc[5]~114               ; cout0            ;
; |Block1|top:inst|dds:u2|acc[5]          ; |Block1|top:inst|dds:u2|acc[5]~114COUT1_125      ; cout1            ;
; |Block1|top:inst|McuToFpga:u1|Qtmp[5]   ; |Block1|top:inst|McuToFpga:u1|Qtmp[5]            ; regout           ;
; |Block1|top:inst|dds:u2|acc[4]          ; |Block1|top:inst|dds:u2|acc[4]~115               ; cout0            ;
; |Block1|top:inst|dds:u2|acc[4]          ; |Block1|top:inst|dds:u2|acc[4]~115COUT1_124      ; cout1            ;
; |Block1|top:inst|McuToFpga:u1|Qtmp[4]   ; |Block1|top:inst|McuToFpga:u1|Qtmp[4]            ; regout           ;
; |Block1|top:inst|dds:u2|acc[3]          ; |Block1|top:inst|dds:u2|acc[3]~116               ; cout0            ;
; |Block1|top:inst|dds:u2|acc[3]          ; |Block1|top:inst|dds:u2|acc[3]~116COUT1_123      ; cout1            ;
; |Block1|top:inst|McuToFpga:u1|Qtmp[3]   ; |Block1|top:inst|McuToFpga:u1|Qtmp[3]            ; regout           ;
; |Block1|top:inst|dds:u2|acc[2]          ; |Block1|top:inst|dds:u2|acc[2]~117               ; cout0            ;
; |Block1|top:inst|dds:u2|acc[2]          ; |Block1|top:inst|dds:u2|acc[2]~117COUT1_122      ; cout1            ;
; |Block1|top:inst|McuToFpga:u1|Qtmp[2]   ; |Block1|top:inst|McuToFpga:u1|Qtmp[2]            ; regout           ;
; |Block1|top:inst|dds:u2|acc[1]          ; |Block1|top:inst|dds:u2|acc[1]~118               ; cout             ;
; |Block1|top:inst|McuToFpga:u1|Qtmp[1]   ; |Block1|top:inst|McuToFpga:u1|Qtmp[1]            ; regout           ;
; |Block1|top:inst|dds:u2|acc[0]          ; |Block1|top:inst|dds:u2|acc[0]~119               ; cout0            ;
; |Block1|top:inst|dds:u2|acc[0]          ; |Block1|top:inst|dds:u2|acc[0]~119COUT1_121      ; cout1            ;
; |Block1|top:inst|McuToFpga:u1|Qtmp[0]   ; |Block1|top:inst|McuToFpga:u1|Qtmp[0]            ; regout           ;
+-----------------------------------------+--------------------------------------------------+------------------+


+---------------------+
; Simulator INI Usage ;
+--------+------------+
; Option ; Usage      ;
+--------+------------+


+--------------------+
; Simulator Messages ;
+--------------------+
Info: *******************************************************************
Info: Running Quartus II Simulator
    Info: Version 6.0 Build 178 04/27/2006 SJ Full Version
    Info: Processing started: Tue Dec 09 13:15:00 2008
Info: Command: quartus_sim --read_settings_files=on --write_settings_files=off top -c top
Info: Option to preserve fewer signal transitions to reduce memory requirements is enabled
    Info: Simulation has been partitioned into sub-simulations according to the maximum transition count determined by the engine. Transitions from memory will be flushed out to disk at the end of each sub-simulation to reduce memory requirements.
Info: PLL "|Block1|pll:inst1|altpll:altpll_component|_clk0" was locked to input clock at time 278.32 ns
Info: Simulation partitioned into 1 sub-simulations
Info: Simulation coverage is      88.86 %
Info: Number of transitions in simulation is 43219
Info: Vector file top.sim.vwf is saved in VWF text format. You can compress it into CVWF format in order to reduce file size. For more details please refer to the Quartus II Help.
Info: Quartus II Simulator was successful. 0 errors, 0 warnings
    Info: Processing ended: Tue Dec 09 13:15:05 2008
    Info: Elapsed time: 00:00:05


⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -