⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 pinlvji.rpt

📁 在max_plus2和FPGA实验箱上实现频率计的功能
💻 RPT
📖 第 1 页 / 共 4 页
字号:
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:f:\luogical  experiment\the 8st\pinlvji\pinlvji.rpt
pinlvji

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
B2       5/ 8( 62%)   2/ 8( 25%)   3/ 8( 37%)    0/2    0/2       9/22( 40%)   
B4       8/ 8(100%)   0/ 8(  0%)   8/ 8(100%)    1/2    0/2       3/22( 13%)   
B13      7/ 8( 87%)   0/ 8(  0%)   2/ 8( 25%)    1/2    0/2       2/22(  9%)   
B14      2/ 8( 25%)   2/ 8( 25%)   0/ 8(  0%)    0/2    0/2       4/22( 18%)   
B15      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2       8/22( 36%)   
B16      2/ 8( 25%)   2/ 8( 25%)   0/ 8(  0%)    0/2    0/2       4/22( 18%)   
B18      3/ 8( 37%)   3/ 8( 37%)   0/ 8(  0%)    0/2    0/2       4/22( 18%)   
B19      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2       8/22( 36%)   
B20      8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    2/2    1/2       7/22( 31%)   
B21      8/ 8(100%)   0/ 8(  0%)   4/ 8( 50%)    1/2    1/2       7/22( 31%)   
B22      8/ 8(100%)   0/ 8(  0%)   7/ 8( 87%)    2/2    1/2       5/22( 22%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 1/6      ( 16%)
Total I/O pins used:                            16/96     ( 16%)
Total logic cells used:                         67/1152   (  5%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/6      (  0%)
Average fan-in:                                 3.41/4    ( 85%)
Total fan-in:                                 229/4608    (  4%)

Total input pins required:                       3
Total input I/O cell registers required:         0
Total output pins required:                     14
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     67
Total flipflops required:                       31
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        16/1152   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   5   0   8   0   0   0   0   0   0   0   0   0   7   2   8   2   0   3   8   8   8   8   0   0     67/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 D:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 E:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 F:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   0   5   0   8   0   0   0   0   0   0   0   0   0   7   2   8   2   0   3   8   8   8   8   0   0     67/0  



Device-Specific Information:f:\luogical  experiment\the 8st\pinlvji\pinlvji.rpt
pinlvji

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
 128      -     -    -    13      INPUT                0    0    0    3  CK
 125      -     -    -    --      INPUT                0    0    0    1  CP
 122      -     -    -    13      INPUT                0    0    0    4  KCP


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:f:\luogical  experiment\the 8st\pinlvji\pinlvji.rpt
pinlvji

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  51      -     -    -    14     OUTPUT                0    1    0    0  A
  49      -     -    -    14     OUTPUT                0    1    0    0  B
  48      -     -    -    15     OUTPUT                0    1    0    0  C
  47      -     -    -    16     OUTPUT                0    1    0    0  D
  46      -     -    -    17     OUTPUT                0    1    0    0  E
  44      -     -    -    18     OUTPUT                0    1    0    0  F
  43      -     -    -    18     OUTPUT                0    1    0    0  G
  42      -     -    -    19     OUTPUT                0    0    0    0  H
 101      -     -    A    --     OUTPUT                0    1    0    0  Y1
 100      -     -    A    --     OUTPUT                0    1    0    0  Y2
  99      -     -    B    --     OUTPUT                0    1    0    0  Y3
  98      -     -    B    --     OUTPUT                0    1    0    0  Y4
  97      -     -    B    --     OUTPUT                0    1    0    0  Y5
  96      -     -    B    --     OUTPUT                0    1    0    0  Y6


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:f:\luogical  experiment\the 8st\pinlvji\pinlvji.rpt
pinlvji

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      6     -    B    20       DFFE                0    5    0    8  |jishuqi:1|09jishuqi:4|Q3 (|jishuqi:1|09jishuqi:4|:12)
   -      7     -    B    20       DFFE                0    5    0    3  |jishuqi:1|09jishuqi:4|Q2 (|jishuqi:1|09jishuqi:4|:13)
   -      4     -    B    20       DFFE                0    4    0    4  |jishuqi:1|09jishuqi:4|Q1 (|jishuqi:1|09jishuqi:4|:14)
   -      5     -    B    20       DFFE                0    5    0    4  |jishuqi:1|09jishuqi:4|Q0 (|jishuqi:1|09jishuqi:4|:15)
   -      4     -    B    22       DFFE                0    5    0    8  |jishuqi:1|09jishuqi:5|Q3 (|jishuqi:1|09jishuqi:5|:12)
   -      5     -    B    22       DFFE                0    5    0    3  |jishuqi:1|09jishuqi:5|Q2 (|jishuqi:1|09jishuqi:5|:13)
   -      8     -    B    22       DFFE                0    4    0    4  |jishuqi:1|09jishuqi:5|Q1 (|jishuqi:1|09jishuqi:5|:14)
   -      3     -    B    22       DFFE                0    5    0    4  |jishuqi:1|09jishuqi:5|Q0 (|jishuqi:1|09jishuqi:5|:15)
   -      1     -    B    22       DFFE                0    5    0    8  |jishuqi:1|09jishuqi:6|Q3 (|jishuqi:1|09jishuqi:6|:12)
   -      6     -    B    22       DFFE                0    5    0    3  |jishuqi:1|09jishuqi:6|Q2 (|jishuqi:1|09jishuqi:6|:13)
   -      8     -    B    20       DFFE                0    4    0    4  |jishuqi:1|09jishuqi:6|Q1 (|jishuqi:1|09jishuqi:6|:14)
   -      2     -    B    22       DFFE                0    5    0    4  |jishuqi:1|09jishuqi:6|Q0 (|jishuqi:1|09jishuqi:6|:15)
   -      3     -    B    19       DFFE                0    5    0    8  |jishuqi:1|09jishuqi:7|Q3 (|jishuqi:1|09jishuqi:7|:12)
   -      7     -    B    19       DFFE                0    5    0    3  |jishuqi:1|09jishuqi:7|Q2 (|jishuqi:1|09jishuqi:7|:13)
   -      5     -    B    19       DFFE                0    4    0    4  |jishuqi:1|09jishuqi:7|Q1 (|jishuqi:1|09jishuqi:7|:14)
   -      6     -    B    19       DFFE                0    5    0    4  |jishuqi:1|09jishuqi:7|Q0 (|jishuqi:1|09jishuqi:7|:15)
   -      5     -    B    21       DFFE                0    5    0    4  |jishuqi:1|09jishuqi:8|Q3 (|jishuqi:1|09jishuqi:8|:12)
   -      8     -    B    21       DFFE                0    5    0    3  |jishuqi:1|09jishuqi:8|Q2 (|jishuqi:1|09jishuqi:8|:13)
   -      6     -    B    21       DFFE                0    4    0    4  |jishuqi:1|09jishuqi:8|Q1 (|jishuqi:1|09jishuqi:8|:14)
   -      7     -    B    21       DFFE                0    5    0    4  |jishuqi:1|09jishuqi:8|Q0 (|jishuqi:1|09jishuqi:8|:15)
   -      8     -    B    15       DFFE                0    5    0    8  |jishuqi:1|09jishuqi:9|Q3 (|jishuqi:1|09jishuqi:9|:12)
   -      4     -    B    15       DFFE                0    5    0    3  |jishuqi:1|09jishuqi:9|Q2 (|jishuqi:1|09jishuqi:9|:13)
   -      5     -    B    15       DFFE                0    4    0    4  |jishuqi:1|09jishuqi:9|Q1 (|jishuqi:1|09jishuqi:9|:14)
   -      1     -    B    15       DFFE                0    5    0    4  |jishuqi:1|09jishuqi:9|Q0 (|jishuqi:1|09jishuqi:9|:15)
   -      2     -    B    13       AND2                1    2    0    4  |jishuqi:1|7408:14|1 (|jishuqi:1|7408:14|:4)
   -      1     -    B    13        OR2        !       0    4    0   24  |kongzhidianlu:3|ENCLR (|kongzhidianlu:3|:6)
   -      4     -    B    13       DFFE                1    3    0    5  |kongzhidianlu:3|08jishuqi:1|Q3 (|kongzhidianlu:3|08jishuqi:1|:12)
   -      5     -    B    13       DFFE                1    3    0    3  |kongzhidianlu:3|08jishuqi:1|Q2 (|kongzhidianlu:3|08jishuqi:1|:13)
   -      7     -    B    13       DFFE                1    2    0    4  |kongzhidianlu:3|08jishuqi:1|Q1 (|kongzhidianlu:3|08jishuqi:1|:14)
   -      6     -    B    13       DFFE                1    1    0    5  |kongzhidianlu:3|08jishuqi:1|Q0 (|kongzhidianlu:3|08jishuqi:1|:15)
   -      3     -    B    13        OR2                0    3    0    1  |kongzhidianlu:3|08jishuqi:1|7408:22|1 (|kongzhidianlu:3|08jishuqi:1|7408:22|:4)
   -      2     -    B    20        OR2    s   !       0    4    0    1  |xianshidianlu:2|4santai:98|~1~1~1~2
   -      7     -    B    15        OR2    s   !       0    3    0    1  |xianshidianlu:2|4santai:98|~1~1~1~3
   -      2     -    B    15        OR2    s   !       0    3    0    1  |xianshidianlu:2|4santai:98|~1~1~1~4
   -      1     -    B    19        OR2    s   !       0    3    0    1  |xianshidianlu:2|4santai:98|~1~1~1~5
   -      1     -    B    21        OR2                0    3    0    7  |xianshidianlu:2|4santai:98|~1~1~1
   -      3     -    B    20        OR2    s   !       0    4    0    1  |xianshidianlu:2|4santai:98|~2~1~1~2
   -      7     -    B    22        OR2    s   !       0    3    0    1  |xianshidianlu:2|4santai:98|~2~1~1~3
   -      8     -    B    19        OR2    s   !       0    3    0    1  |xianshidianlu:2|4santai:98|~2~1~1~4
   -      2     -    B    19        OR2    s   !       0    3    0    1  |xianshidianlu:2|4santai:98|~2~1~1~5
   -      3     -    B    21        OR2        !       0    3    0    7  |xianshidianlu:2|4santai:98|~2~1~1
   -      1     -    B    20        OR2    s           0    4    0    1  |xianshidianlu:2|4santai:98|~3~1~1~2
   -      6     -    B    15        OR2    s           0    3    0    1  |xianshidianlu:2|4santai:98|~3~1~1~3
   -      3     -    B    15        OR2    s           0    3    0    1  |xianshidianlu:2|4santai:98|~3~1~1~4
   -      4     -    B    19        OR2    s           0    3    0    1  |xianshidianlu:2|4santai:98|~3~1~1~5
   -      2     -    B    21        OR2        !       0    3    0    7  |xianshidianlu:2|4santai:98|~3~1~1
   -      2     -    B    02        OR2    s   !       0    4    0    1  |xianshidianlu:2|4santai:98|~4~1~1~2
   -      3     -    B    02        OR2    s   !       0    3    0    1  |xianshidianlu:2|4santai:98|~4~1~1~3
   -      1     -    B    02        OR2    s   !       0    3    0    1  |xianshidianlu:2|4santai:98|~4~1~1~4
   -      4     -    B    04        OR2    s   !       0    3    0    1  |xianshidianlu:2|4santai:98|~4~1~1~5
   -      4     -    B    21        OR2        !       0    3    0    5  |xianshidianlu:2|4santai:98|~4~1~1
   -      6     -    B    04       DFFE                1    2    0    7  |xianshidianlu:2|05jishuqi:46|Q1 (|xianshidianlu:2|05jishuqi:46|:1)
   -      7     -    B    04       DFFE                1    2    0    7  |xianshidianlu:2|05jishuqi:46|Q2 (|xianshidianlu:2|05jishuqi:46|:2)
   -      8     -    B    04       DFFE                1    2    0    8  |xianshidianlu:2|05jishuqi:46|Q3 (|xianshidianlu:2|05jishuqi:46|:3)
   -      3     -    B    04       AND2                0    3    1    5  |xianshidianlu:2|05jishuqi:46|:15
   -      2     -    B    04       AND2                0    3    1    5  |xianshidianlu:2|05jishuqi:46|:16
   -      4     -    B    16        OR2                0    4    1    0  |xianshidianlu:2|7449:18|OC (|xianshidianlu:2|7449:18|:31)
   -      4     -    B    18        OR2                0    3    1    0  |xianshidianlu:2|7449:18|OE (|xianshidianlu:2|7449:18|:32)
   -      1     -    B    18        OR2                0    4    1    0  |xianshidianlu:2|7449:18|OG (|xianshidianlu:2|7449:18|:33)
   -      3     -    B    14        OR2                0    4    1    0  |xianshidianlu:2|7449:18|OA (|xianshidianlu:2|7449:18|:34)
   -      2     -    B    14        OR2                0    4    1    0  |xianshidianlu:2|7449:18|OB (|xianshidianlu:2|7449:18|:35)
   -      3     -    B    16        OR2                0    3    1    0  |xianshidianlu:2|7449:18|OD (|xianshidianlu:2|7449:18|:36)
   -      5     -    B    18        OR2                0    4    1    0  |xianshidianlu:2|7449:18|OF (|xianshidianlu:2|7449:18|:37)
   -      4     -    B    02        OR2                0    3    1    4  |xianshidianlu:2|74138:76|Y0N (|xianshidianlu:2|74138:76|:15)
   -      6     -    B    02       AND2        !       0    3    1    4  |xianshidianlu:2|74138:76|Y1N (|xianshidianlu:2|74138:76|:16)
   -      1     -    B    04       AND2        !       0    3    1    4  |xianshidianlu:2|74138:76|Y2N (|xianshidianlu:2|74138:76|:17)
   -      5     -    B    04       AND2        !       0    3    1    4  |xianshidianlu:2|74138:76|Y5N (|xianshidianlu:2|74138:76|:20)


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
p = Packed register


Device-Specific Information:f:\luogical  experiment\the 8st\pinlvji\pinlvji.rpt
pinlvji

** FASTTRACK INTERCONNECT UTILIZATION **

Row FastTrack Interconnect:

          Global         Left Half-      Right Half-
         FastTrack       FastTrack       FastTrack 
Row     Interconnect    Interconnect    Interconnect    Input Pins     Output Pins     Bidir Pins
A:       0/ 96(  0%)     2/ 48(  4%)     0/ 48(  0%)    0/16(  0%)      2/16( 12%)     0/16(  0%)
B:      18/ 96( 18%)     7/ 48( 14%)    18/ 48( 37%)    0/16(  0%)      4/16( 25%)     0/16(  0%)
C:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)
D:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)
E:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)
F:       0/ 96(  0%)     0/ 48(  0%)     0/ 48(  0%)    0/16(  0%)      0/16(  0%)     0/16(  0%)


Column FastTrack Interconnect:

         FastTrack                                 
Column  Interconnect    Input Pins     Output Pins     Bidir Pins
01:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
02:      2/24(  8%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
03:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
04:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
05:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
06:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
07:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
08:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
09:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
10:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
11:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
12:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
13:      2/24(  8%)     2/4( 50%)      0/4(  0%)       0/4(  0%)
14:      2/24(  8%)     0/4(  0%)      2/4( 50%)       0/4(  0%)
15:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)
16:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)
17:      1/24(  4%)     0/4(  0%)      1/4( 25%)       0/4(  0%)
18:      2/24(  8%)     0/4(  0%)      2/4( 50%)       0/4(  0%)
19:      0/24(  0%)     0/4(  0%)      1/4( 25%)       0/4(  0%)
20:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
21:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
22:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
23:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
24:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)
EA:      0/24(  0%)     0/4(  0%)      0/4(  0%)       0/4(  0%)


Device-Specific Information:f:\luogical  experiment\the 8st\pinlvji\pinlvji.rpt
pinlvji

** CLOCK SIGNALS **

Type     Fan-out       Name
DFF          9         |jishuqi:1|09jishuqi:4|Q3
DFF          9         |jishuqi:1|09jishuqi:5|Q3
DFF          9         |jishuqi:1|09jishuqi:6|Q3
DFF          9         |jishuqi:1|09jishuqi:7|Q3
DFF          9         |jishuqi:1|09jishuqi:9|Q3
LCELL        4         |jishuqi:1|7408:14|1
INPUT        4         KCP
INPUT        3         CK


Device-Specific Information:f:\luogical  experiment\the 8st\pinlvji\pinlvji.rpt
pinlvji

** CLEAR SIGNALS **

Type     Fan-out       Name
LCELL       24         |kongzhidianlu:3|ENCLR


Device-Specific Information:f:\luogical  experiment\the 8st\pinlvji\pinlvji.rpt
pinlvji

** EQUATIONS **

CK       : INPUT;
CP       : INPUT;

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -