📄 buzzer.syr
字号:
Release 7.1.04i - xst H.42Copyright (c) 1995-2005 Xilinx, Inc. All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 4.36 s | Elapsed : 0.00 / 2.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 4.36 s | Elapsed : 0.00 / 2.00 s --> Reading design: buzzer.prjTABLE OF CONTENTS 1) Synthesis Options Summary 2) HDL Compilation 3) HDL Analysis 4) HDL Synthesis 5) Advanced HDL Synthesis 5.1) HDL Synthesis Report 6) Low Level Synthesis 7) Final Report 7.1) Device utilization summary 7.2) TIMING REPORT=========================================================================* Synthesis Options Summary *=========================================================================---- Source ParametersInput File Name : "buzzer.prj"Input Format : mixedIgnore Synthesis Constraint File : NO---- Target ParametersOutput File Name : "buzzer"Output Format : NGCTarget Device : xc2s50-6-TQ144---- Source OptionsTop Module Name : buzzerAutomatic FSM Extraction : YESFSM Encoding Algorithm : AutoFSM Style : lutRAM Extraction : YesRAM Style : AutoROM Extraction : YesROM Style : AutoMux Extraction : YESMux Style : AutoDecoder Extraction : YESPriority Encoder Extraction : YESShift Register Extraction : YESLogical Shifter Extraction : YESXOR Collapsing : YESResource Sharing : YESMultiplier Style : lutAutomatic Register Balancing : No---- Target OptionsAdd IO Buffers : YESGlobal Maximum Fanout : 100Add Generic Clock Buffer(BUFG) : 4Register Duplication : YESEquivalent register Removal : YESSlice Packing : YESPack IO Registers into IOBs : auto---- General OptionsOptimization Goal : SpeedOptimization Effort : 1Keep Hierarchy : NOGlobal Optimization : AllClockNetsRTL Output : YesWrite Timing Constraints : NOHierarchy Separator : /Bus Delimiter : <>Case Specifier : maintainSlice Utilization Ratio : 100Slice Utilization Ratio Delta : 5---- Other Optionslso : buzzer.lsoRead Cores : YEScross_clock_analysis : NOverilog2001 : YESsafe_implementation : NoOptimize Instantiated Primitives : NOtristate2logic : Yesuse_clock_enable : Yesuse_sync_set : Yesuse_sync_reset : Yesenable_auto_floorplanning : No==================================================================================================================================================* HDL Compilation *=========================================================================WARNING:HDLParsers:3215 - Unit work/BUZZER is now defined in a different file: was E:/temp/95144/vhdl/buzz/buzzer.vhd, now is E:/temp/SPARTAN2/vhdl/Interface/buzz/buzzer.vhdWARNING:HDLParsers:3215 - Unit work/BUZZER/ARCH is now defined in a different file: was E:/temp/95144/vhdl/buzz/buzzer.vhd, now is E:/temp/SPARTAN2/vhdl/Interface/buzz/buzzer.vhdCompiling vhdl file "E:/temp/SPARTAN2/vhdl/Interface/buzz/buzzer.vhd" in Library work.Architecture arch of Entity buzzer is up to date.=========================================================================* HDL Analysis *=========================================================================Analyzing Entity <buzzer> (Architecture <arch>).Entity <buzzer> analyzed. Unit <buzzer> generated.=========================================================================* HDL Synthesis *=========================================================================Synthesizing Unit <buzzer>. Related source file is "E:/temp/SPARTAN2/vhdl/Interface/buzz/buzzer.vhd". Found finite state machine <FSM_0> for signal <state>. ----------------------------------------------------------------------- | States | 8 | | Transitions | 16 | | Inputs | 1 | | Outputs | 8 | | Clock | clk (rising_edge) | | Clock enable | $n0003 (positive) | | Reset | rst (negative) | | Reset type | asynchronous | | Reset State | 000 | | Encoding | automatic | | Implementation | LUT | ----------------------------------------------------------------------- Found 13-bit adder for signal <$n0016> created at line 61. Found 4-bit adder for signal <$n0017> created at line 44. Found 4-bit register for signal <clk_div1>. Found 13-bit register for signal <clk_div2>. Found 22-bit up counter for signal <cnt>. Found 1-bit register for signal <out_bit_tmp>. Summary: inferred 1 Finite State Machine(s). inferred 1 Counter(s). inferred 18 D-type flip-flop(s). inferred 2 Adder/Subtractor(s).Unit <buzzer> synthesized.INFO:Xst:1767 - HDL ADVISOR - Resource sharing has identified that some arithmetic operations in this design can share the same physical resources for reduced device utilization. For improved clock frequency you may try to disable resource sharing.=========================================================================* Advanced HDL Synthesis *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Advanced Registered AddSub inference ...Analyzing FSM <FSM_0> for best encoding.Optimizing FSM <FSM_0> on signal <state[1:3]> with gray encoding.------------------- State | Encoding------------------- 000 | 000 001 | 001 010 | 011 011 | 010 100 | 110 101 | 111 110 | 101 111 | 100-------------------Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# FSMs : 1# Adders/Subtractors : 2 13-bit adder : 1 4-bit adder : 1# Counters : 1 22-bit up counter : 1# Registers : 6 1-bit register : 4 13-bit register : 1 4-bit register : 1==================================================================================================================================================* Low Level Synthesis *=========================================================================Optimizing unit <buzzer> ...Loading device for application Rf_Device from file 'v50.nph' in environment D:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block buzzer, actual ratio is 7.=========================================================================* Final Report *=========================================================================Final ResultsRTL Top Level Output File Name : buzzer.ngrTop Level Output File Name : buzzerOutput Format : NGCOptimization Goal : SpeedKeep Hierarchy : NODesign Statistics# IOs : 3Macro Statistics :# Registers : 4# 1-bit register : 1# 13-bit register : 1# 22-bit register : 1# 4-bit register : 1# Adders/Subtractors : 3# 13-bit adder : 1# 22-bit adder : 1# 4-bit adder : 1Cell Usage :# BELS : 181# GND : 1# INV : 4# LUT1 : 33# LUT2 : 3# LUT2_D : 1# LUT3 : 2# LUT3_D : 1# LUT4 : 41# LUT4_D : 5# LUT4_L : 23# MUXCY : 33# VCC : 1# XORCY : 33# FlipFlops/Latches : 43# FDC : 4# FDCE : 39# Clock Buffers : 1# BUFGP : 1# IO Buffers : 2# IBUF : 1# OBUF : 1=========================================================================Device utilization summary:---------------------------Selected Device : 2s50tq144-6 Number of Slices: 60 out of 768 7% Number of Slice Flip Flops: 43 out of 1536 2% Number of 4 input LUTs: 109 out of 1536 7% Number of bonded IOBs: 3 out of 96 3% Number of GCLKs: 1 out of 4 25% =========================================================================TIMING REPORTNOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE. FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT GENERATED AFTER PLACE-and-ROUTE.Clock Information:-----------------------------------------------------+------------------------+-------+Clock Signal | Clock buffer(FF name) | Load |-----------------------------------+------------------------+-------+clk | BUFGP | 43 |-----------------------------------+------------------------+-------+Timing Summary:---------------Speed Grade: -6 Minimum period: 11.849ns (Maximum Frequency: 84.395MHz) Minimum input arrival time before clock: No path found Maximum output required time after clock: 6.959ns Maximum combinational path delay: No path foundTiming Detail:--------------All values displayed in nanoseconds (ns)=========================================================================Timing constraint: Default period analysis for Clock 'clk' Clock period: 11.849ns (frequency: 84.395MHz) Total number of paths / destination ports: 2376 / 82-------------------------------------------------------------------------Delay: 11.849ns (Levels of Logic = 6) Source: clk_div2_0 (FF) Destination: out_bit_tmp (FF) Source Clock: clk rising Destination Clock: clk rising Data Path: clk_div2_0 to out_bit_tmp Gate Net Cell:in->out fanout Delay Delay Logical Name (Net Name) ---------------------------------------- ------------ FDCE:C->Q 10 1.085 1.980 clk_div2_0 (clk_div2_0) LUT4:I0->O 1 0.549 1.035 Ker7_SW2 (N268) LUT4:I3->O 2 0.549 1.206 _n0028 (_n0028) LUT4_L:I2->LO 1 0.549 0.100 Ker049 (CHOICE42) LUT4:I1->O 14 0.549 2.340 Ker064 (CHOICE44) LUT4_L:I3->LO 1 0.549 0.100 Ker0123 (N01) LUT4_L:I3->LO 1 0.549 0.000 _n0015121 (_n0015) FDCE:D 0.709 out_bit_tmp ---------------------------------------- Total 11.849ns (5.088ns logic, 6.761ns route) (42.9% logic, 57.1% route)=========================================================================Timing constraint: Default OFFSET OUT AFTER for Clock 'clk' Total number of paths / destination ports: 1 / 1-------------------------------------------------------------------------Offset: 6.959ns (Levels of Logic = 1) Source: out_bit_tmp (FF) Destination: out_bit (PAD) Source Clock: clk rising Data Path: out_bit_tmp to out_bit Gate Net Cell:in->out fanout Delay Delay Logical Name (Net Name) ---------------------------------------- ------------ FDCE:C->Q 2 1.085 1.206 out_bit_tmp (out_bit_tmp) OBUF:I->O 4.668 out_bit_OBUF (out_bit) ---------------------------------------- Total 6.959ns (5.753ns logic, 1.206ns route) (82.7% logic, 17.3% route)=========================================================================CPU : 9.44 / 14.02 s | Elapsed : 10.00 / 12.00 s --> Total memory usage is 75780 kilobytesNumber of errors : 0 ( 0 filtered)Number of warnings : 2 ( 0 filtered)Number of infos : 1 ( 0 filtered)
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -