⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 buzzer.rpt

📁 Mars-XC2S50-S-Core-V2.0开发板核心板的说明和设计文档
💻 RPT
📖 第 1 页 / 共 4 页
字号:
 
cpldfit:  version H.42                              Xilinx Inc.
                                  Fitter Report
Design Name: buzzer                              Date:  2-21-2006, 11:36AM
Device Used: XC95144XL-10-TQ144
Fitting Status: Successful

*************************  Mapped Resource Summary  **************************

Macrocells     Product Terms    Function Block   Registers      Pins           
Used/Tot       Used/Tot         Inps Used/Tot    Used/Tot       Used/Tot       
43 /144 ( 30%) 237 /720  ( 33%) 80 /432 ( 19%)   43 /144 ( 30%) 3  /117 (  3%)

** Function Block Resources **

Function    Mcells      FB Inps     Pterms      IO          
Block       Used/Tot    Used/Tot    Used/Tot    Used/Tot    
FB1          18/18*      30/54       72/90       0/15
FB2          17/18       28/54       81/90       0/15
FB3           0/18        0/54        0/90       0/15
FB4           0/18        0/54        0/90       0/15
FB5           0/18        0/54        0/90       0/14
FB6           0/18        0/54        0/90       0/13
FB7           8/18       22/54       84/90       1/15
FB8           0/18        0/54        0/90       0/15
             -----       -----       -----      -----    
             43/144      80/432     237/720      1/117

* - Resource is exhausted

** Global Control Resources **

Global clock net(s) unused.
Global output enable net(s) unused.
Global set/reset net(s) unused.

** Pin Resources **

Signal Type    Required     Mapped  |  Pin Type            Used    Total 
------------------------------------|------------------------------------
Input         :    2           2    |  I/O              :     3     109
Output        :    1           1    |  GCK/IO           :     0       3
Bidirectional :    0           0    |  GTS/IO           :     0       4
GCK           :    0           0    |  GSR/IO           :     0       1
GTS           :    0           0    |
GSR           :    0           0    |
                 ----        ----
        Total      3           3

** Power Data **

There are 43 macrocells in high performance mode (MCHP).
There are 0 macrocells in low power mode (MCLP).
End of Mapped Resource Summary
*************************  Summary of Mapped Logic  ************************

** 1 Outputs **

Signal              Total Total Loc     Pin  Pin     Pin     Pwr  Slew Reg Init
Name                Pts   Inps          No.  Type    Use     Mode Rate State
out_bit             11    22    FB7_3   75   I/O     O       STD  FAST RESET

** 42 Buried Nodes **

Signal              Total Total Loc     Pwr  Reg Init
Name                Pts   Inps          Mode State
state_FFd3          4     28    FB1_1   STD  RESET
state_FFd2          4     29    FB1_2   STD  RESET
state_FFd1          4     30    FB1_3   STD  RESET
cnt<9>              4     15    FB1_4   STD  RESET
cnt<8>              4     14    FB1_5   STD  RESET
cnt<7>              4     13    FB1_6   STD  RESET
cnt<21>             4     27    FB1_7   STD  RESET
cnt<20>             4     26    FB1_8   STD  RESET
cnt<19>             4     25    FB1_9   STD  RESET
cnt<18>             4     24    FB1_10  STD  RESET
cnt<17>             4     23    FB1_11  STD  RESET
cnt<16>             4     22    FB1_12  STD  RESET
cnt<15>             4     21    FB1_13  STD  RESET
cnt<14>             4     20    FB1_14  STD  RESET
cnt<13>             4     19    FB1_15  STD  RESET
cnt<12>             4     18    FB1_16  STD  RESET
cnt<11>             4     17    FB1_17  STD  RESET
cnt<10>             4     16    FB1_18  STD  RESET
clk_div2<9>         9     22    FB2_1   STD  RESET
clk_div1<2>         3     4     FB2_3   STD  RESET
cnt<6>              4     12    FB2_4   STD  RESET
cnt<5>              4     11    FB2_5   STD  RESET
cnt<4>              4     10    FB2_6   STD  RESET
cnt<3>              4     9     FB2_7   STD  RESET
cnt<2>              4     8     FB2_8   STD  RESET
cnt<1>              4     7     FB2_9   STD  RESET
clk_div2<12>        4     18    FB2_10  STD  RESET
clk_div1<3>         4     6     FB2_11  STD  RESET
clk_div1<1>         4     6     FB2_12  STD  RESET
clk_div2<2>         6     22    FB2_13  STD  RESET
clk_div2<0>         6     22    FB2_14  STD  RESET
clk_div2<4>         8     22    FB2_15  STD  RESET
cnt<0>              3     6     FB2_16  STD  RESET
clk_div2<10>        8     22    FB2_17  STD  RESET
clk_div1<0>         2     2     FB2_18  STD  RESET
clk_div2<8>         10    22    FB7_5   STD  RESET
clk_div2<5>         10    22    FB7_7   STD  RESET
clk_div2<1>         10    22    FB7_9   STD  RESET
clk_div2<11>        10    22    FB7_11  STD  RESET
clk_div2<6>         11    22    FB7_12  STD  RESET

Signal              Total Total Loc     Pwr  Reg Init
Name                Pts   Inps          Mode State
clk_div2<3>         13    22    FB7_15  STD  RESET
clk_div2<7>         9     22    FB7_17  STD  RESET

** 2 Inputs **

Signal              Loc     Pin  Pin     Pin     
Name                        No.  Type    Use     
clk                 FB4_5   128  I/O     I
rst                 FB7_2   71   I/O     I

Legend:
Pin No. - ~ - User Assigned
**************************  Function Block Details  ************************
Legend:
Total Pt     - Total product terms used by the macrocell signal
Imp Pt       - Product terms imported from other macrocells
Exp Pt       - Product terms exported to other macrocells
               in direction shown
Unused Pt    - Unused local product terms remaining in macrocell
Loc          - Location where logic was mapped in device
Pin Type/Use - I  - Input             GCK - Global Clock
               O  - Output            GTS - Global Output Enable
              (b) - Buried macrocell  GSR - Global Set/Reset
X            - Signal used as input to the macrocell logic.
Pin No.      - ~  - User Assigned
*********************************** FB1  ***********************************
Number of function block inputs used/remaining:               30/24
Number of signals used by logic mapping into function block:  30
Signal              Total   Imp   Exp Unused  Loc     Pin   Pin     Pin
Name                Pt      Pt    Pt  Pt               #    Type    Use
state_FFd3            4       0     0   1     FB1_1   23    I/O     (b)
state_FFd2            4       0     0   1     FB1_2   16    I/O     (b)
state_FFd1            4       0     0   1     FB1_3   17    I/O     (b)
cnt<9>                4       0     0   1     FB1_4   25    I/O     (b)
cnt<8>                4       0     0   1     FB1_5   19    I/O     (b)
cnt<7>                4       0     0   1     FB1_6   20    I/O     (b)
cnt<21>               4       0     0   1     FB1_7         (b)     (b)
cnt<20>               4       0     0   1     FB1_8   21    I/O     (b)
cnt<19>               4       0     0   1     FB1_9   22    I/O     (b)
cnt<18>               4       0     0   1     FB1_10  31    I/O     (b)
cnt<17>               4       0     0   1     FB1_11  24    I/O     (b)
cnt<16>               4       0     0   1     FB1_12  26    I/O     (b)
cnt<15>               4       0     0   1     FB1_13        (b)     (b)
cnt<14>               4       0     0   1     FB1_14  27    I/O     (b)
cnt<13>               4       0     0   1     FB1_15  28    I/O     (b)
cnt<12>               4       0     0   1     FB1_16  35    I/O     (b)
cnt<11>               4       0     0   1     FB1_17  30    GCK/I/O (b)
cnt<10>               4       0     0   1     FB1_18        (b)     (b)

Signals Used by Logic in Function Block
  1: clk               11: cnt<14>           21: cnt<3> 
  2: clk_div1<0>       12: cnt<15>           22: cnt<4> 
  3: clk_div1<1>       13: cnt<16>           23: cnt<5> 
  4: clk_div1<2>       14: cnt<17>           24: cnt<6> 
  5: clk_div1<3>       15: cnt<18>           25: cnt<7> 
  6: cnt<0>            16: cnt<19>           26: cnt<8> 
  7: cnt<10>           17: cnt<1>            27: cnt<9> 
  8: cnt<11>           18: cnt<20>           28: rst 
  9: cnt<12>           19: cnt<21>           29: state_FFd2 
 10: cnt<13>           20: cnt<2>            30: state_FFd3 

Signal                        1         2         3         4 FB
Name                0----+----0----+----0----+----0----+----0 Inputs
state_FFd3           XXXXXXXXXXXXXXXXXXXXXXXXXXXX............ 28
state_FFd2           XXXXXXXXXXXXXXXXXXXXXXXXXXXX.X.......... 29
state_FFd1           XXXXXXXXXXXXXXXXXXXXXXXXXXXXXX.......... 30
cnt<9>               XXXXXX..........X..XXXXXXX.X............ 15
cnt<8>               XXXXXX..........X..XXXXXX..X............ 14
cnt<7>               XXXXXX..........X..XXXXX...X............ 13
cnt<21>              XXXXXXXXXXXXXXXXXX.XXXXXXXXX............ 27
cnt<20>              XXXXXXXXXXXXXXXXX..XXXXXXXXX............ 26
cnt<19>              XXXXXXXXXXXXXXX.X..XXXXXXXXX............ 25
cnt<18>              XXXXXXXXXXXXXX..X..XXXXXXXXX............ 24
cnt<17>              XXXXXXXXXXXXX...X..XXXXXXXXX............ 23
cnt<16>              XXXXXXXXXXXX....X..XXXXXXXXX............ 22
cnt<15>              XXXXXXXXXXX.....X..XXXXXXXXX............ 21
cnt<14>              XXXXXXXXXX......X..XXXXXXXXX............ 20
cnt<13>              XXXXXXXXX.......X..XXXXXXXXX............ 19
cnt<12>              XXXXXXXX........X..XXXXXXXXX............ 18
cnt<11>              XXXXXXX.........X..XXXXXXXXX............ 17
cnt<10>              XXXXXX..........X..XXXXXXXXX............ 16
                    0----+----1----+----2----+----3----+----4
                              0         0         0         0
*********************************** FB2  ***********************************
Number of function block inputs used/remaining:               28/26
Number of signals used by logic mapping into function block:  28
Signal              Total   Imp   Exp Unused  Loc     Pin   Pin     Pin
Name                Pt      Pt    Pt  Pt               #    Type    Use
clk_div2<9>           9       4<-   0   0     FB2_1   142   I/O     (b)
(unused)              0       0   /\4   1     FB2_2   143   GSR/I/O (b)
clk_div1<2>           3       0     0   2     FB2_3         (b)     (b)
cnt<6>                4       0     0   1     FB2_4   4     I/O     (b)
cnt<5>                4       0     0   1     FB2_5   2     GTS/I/O (b)
cnt<4>                4       0     0   1     FB2_6   3     GTS/I/O (b)
cnt<3>                4       0     0   1     FB2_7         (b)     (b)
cnt<2>                4       0     0   1     FB2_8   5     GTS/I/O (b)
cnt<1>                4       0     0   1     FB2_9   6     GTS/I/O (b)
clk_div2<12>          4       0   \/1   0     FB2_10  7     I/O     (b)
clk_div1<3>           4       1<- \/2   0     FB2_11  9     I/O     (b)
clk_div1<1>           4       2<- \/3   0     FB2_12  10    I/O     (b)
clk_div2<2>           6       3<- \/2   0     FB2_13  12    I/O     (b)
clk_div2<0>           6       2<- \/1   0     FB2_14  11    I/O     (b)
clk_div2<4>           8       3<-   0   0     FB2_15  13    I/O     (b)
cnt<0>                3       0   /\2   0     FB2_16  14    I/O     (b)
clk_div2<10>          8       3<-   0   0     FB2_17  15    I/O     (b)
clk_div1<0>           2       0   /\3   0     FB2_18        (b)     (b)

Signals Used by Logic in Function Block
  1: clk               11: clk_div2<2>       20: cnt<1> 

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -