📄 vga.par
字号:
Release 7.1.04i par H.42Copyright (c) 1995-2005 Xilinx, Inc. All rights reserved.CINDY:: Fri Feb 24 13:21:25 2006par -w -intstyle ise -ol std -t 1 vga_map.ncd vga.ncd vga.pcf Constraints file: vga.pcf.Loading device for application Rf_Device from file 'v50.nph' in environment
D:/Xilinx. "vga" is an NCD, version 3.1, device xc2s50, package tq144, speed -6Initializing temperature to 85.000 Celsius. (default - Range: -40.000 to 100.000
Celsius)Initializing voltage to 2.375 Volts. (default - Range: 2.375 to 2.625 Volts)Device speed data version: "PRODUCTION 1.27 2005-01-22".Device Utilization Summary: Number of GCLKs 1 out of 4 25% Number of External GCLKIOBs 1 out of 4 25% Number of LOCed GCLKIOBs 1 out of 1 100% Number of External IOBs 6 out of 92 6% Number of LOCed IOBs 6 out of 6 100% Number of SLICEs 28 out of 768 3%Overall effort level (-ol): Standard (set by user)Placer effort level (-pl): Standard (set by user)Placer cost table entry (-t): 1Router effort level (-rl): Standard (set by user)Starting PlacerPhase 1.1Phase 1.1 (Checksum:989733) REAL time: 0 secs Phase 2.31Phase 2.31 (Checksum:1312cfe) REAL time: 0 secs Phase 3.23Phase 3.23 (Checksum:1c9c37d) REAL time: 0 secs Phase 4.3Phase 4.3 (Checksum:26259fc) REAL time: 0 secs Phase 5.5Phase 5.5 (Checksum:2faf07b) REAL time: 0 secs Phase 6.8.Phase 6.8 (Checksum:9919fb) REAL time: 0 secs Phase 7.5Phase 7.5 (Checksum:42c1d79) REAL time: 0 secs Phase 8.18Phase 8.18 (Checksum:4c4b3f8) REAL time: 0 secs Phase 9.5Phase 9.5 (Checksum:55d4a77) REAL time: 0 secs Writing design to file vga.ncdTotal REAL time to Placer completion: 0 secs Total CPU time to Placer completion: 0 secs Starting RouterPhase 1: 169 unrouted; REAL time: 0 secs Phase 2: 166 unrouted; REAL time: 0 secs Phase 3: 37 unrouted; REAL time: 0 secs Phase 4: 0 unrouted; REAL time: 0 secs Total REAL time to Router completion: 0 secs Total CPU time to Router completion: 0 secs Generating "PAR" statistics.**************************Generating Clock Report**************************+---------------------+--------------+------+------+------------+-------------+| Clock Net | Resource |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|+---------------------+--------------+------+------+------------+-------------+| clk_BUFGP | GCLKBUF2| No | 3 | 0.002 | 0.391 |+---------------------+--------------+------+------+------------+-------------+| cc<4> | Low-Skew| | 14 | 0.172 | 4.481 |+---------------------+--------------+------+------+------------+-------------+| fs<2> | Low-Skew| | 4 | 0.384 | 4.303 |+---------------------+--------------+------+------+------------+-------------+| clk_int<1> | Local| | 3 | 0.000 | 0.971 |+---------------------+--------------+------+------+------------+-------------+INFO:Par:340 - The Delay report will not be generated when running non-timing driven PAR
with effort level Standard or Medium. If a delay report is required please do
one of the following: 1) use effort level High, 2) use the following
environment variable "XIL_PAR_GENERATE_DLY_REPORT", 3) create Timing
constraints for the design.Generating Pad Report.All signals are completely routed.Total REAL time to PAR completion: 1 secs Total CPU time to PAR completion: 1 secs Peak Memory Usage: 60 MBPlacement: Completed - No errors found.Routing: Completed - No errors found.Number of error messages: 0Number of warning messages: 0Number of info messages: 1Writing design to file vga.ncdPAR done!
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -