⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 dial1.syr

📁 Mars-XC2S50-S-Core-V2.0开发板核心板的说明和设计文档
💻 SYR
📖 第 1 页 / 共 2 页
字号:
Release 7.1.04i - xst H.42Copyright (c) 1995-2005 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.36 s | Elapsed : 0.00 / 0.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.36 s | Elapsed : 0.00 / 0.00 s --> Reading design: dial1.prjTABLE OF CONTENTS  1) Synthesis Options Summary  2) HDL Compilation  3) HDL Analysis  4) HDL Synthesis  5) Advanced HDL Synthesis     5.1) HDL Synthesis Report  6) Low Level Synthesis  7) Final Report     7.1) Device utilization summary     7.2) TIMING REPORT=========================================================================*                      Synthesis Options Summary                        *=========================================================================---- Source ParametersInput File Name                    : "dial1.prj"Input Format                       : mixedIgnore Synthesis Constraint File   : NO---- Target ParametersOutput File Name                   : "dial1"Output Format                      : NGCTarget Device                      : xc2s50-5-TQ144---- Source OptionsTop Module Name                    : dial1Automatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoFSM Style                          : lutRAM Extraction                     : YesRAM Style                          : AutoROM Extraction                     : YesROM Style                          : AutoMux Extraction                     : YESMux Style                          : AutoDecoder Extraction                 : YESPriority Encoder Extraction        : YESShift Register Extraction          : YESLogical Shifter Extraction         : YESXOR Collapsing                     : YESResource Sharing                   : YESMultiplier Style                   : lutAutomatic Register Balancing       : No---- Target OptionsAdd IO Buffers                     : YESGlobal Maximum Fanout              : 100Add Generic Clock Buffer(BUFG)     : 4Register Duplication               : YESEquivalent register Removal        : YESSlice Packing                      : YESPack IO Registers into IOBs        : auto---- General OptionsOptimization Goal                  : SpeedOptimization Effort                : 1Keep Hierarchy                     : NOGlobal Optimization                : AllClockNetsRTL Output                         : YesWrite Timing Constraints           : NOHierarchy Separator                : /Bus Delimiter                      : <>Case Specifier                     : maintainSlice Utilization Ratio            : 100Slice Utilization Ratio Delta      : 5---- Other Optionslso                                : dial1.lsoRead Cores                         : YEScross_clock_analysis               : NOverilog2001                        : YESsafe_implementation                : NoOptimize Instantiated Primitives   : NOtristate2logic                     : Yesuse_clock_enable                   : Yesuse_sync_set                       : Yesuse_sync_reset                     : Yesenable_auto_floorplanning          : No==================================================================================================================================================*                          HDL Compilation                              *=========================================================================Compiling vhdl file "E:/temp/SPARTAN2/vhdl/Interface/Dial/dial1.vhd" in Library work.Architecture arch of Entity dial1 is up to date.=========================================================================*                            HDL Analysis                               *=========================================================================Analyzing Entity <dial1> (Architecture <arch>).INFO:Xst:1561 - "E:/temp/SPARTAN2/vhdl/Interface/Dial/dial1.vhd" line 90: Mux is complete : default of case is discardedEntity <dial1> analyzed. Unit <dial1> generated.=========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <dial1>.    Related source file is "E:/temp/SPARTAN2/vhdl/Interface/Dial/dial1.vhd".    Found 16x8-bit ROM for signal <dataout_xhdl1>.    Found 16-bit up counter for signal <cnt_scan>.    Found 2-bit register for signal <en_xhdl>.    Summary:	inferred   1 ROM(s).	inferred   1 Counter(s).	inferred   2 D-type flip-flop(s).Unit <dial1> synthesized.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Advanced Registered AddSub inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# ROMs                             : 1 16x8-bit ROM                      : 1# Counters                         : 1 16-bit up counter                 : 1# Registers                        : 2 1-bit register                    : 2==================================================================================================================================================*                         Low Level Synthesis                           *=========================================================================Optimizing unit <dial1> ...Loading device for application Rf_Device from file 'v50.nph' in environment D:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block dial1, actual ratio is 2.=========================================================================*                            Final Report                               *=========================================================================Final ResultsRTL Top Level Output File Name     : dial1.ngrTop Level Output File Name         : dial1Output Format                      : NGCOptimization Goal                  : SpeedKeep Hierarchy                     : NODesign Statistics# IOs                              : 26Macro Statistics :# ROMs                             : 1#      16x8-bit ROM                : 1# Registers                        : 3#      1-bit register              : 2#      16-bit register             : 1# Adders/Subtractors               : 1

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -