📄 lcd1.rpt
字号:
OR (data(3) AND NOT state_FFd5 AND NOT state_FFd1 AND NOT state_FFd4 AND
NOT state_FFd2));
FTCPE_data4: FTCPE port map (data(4),data_T(4),div_cnt(14),'0','0',nRST);
data_T(4) <= ((_11_.EXP)
OR (_10_.EXP)
OR (data(4) AND state_FFd3 AND state_FFd5 AND NOT state_FFd4 AND
state_FFd2)
OR (data(4) AND NOT state_FFd3 AND NOT state_FFd5 AND state_FFd4 AND
state_FFd2)
OR (data(4) AND NOT state_FFd3 AND NOT state_FFd5 AND NOT state_FFd4 AND
NOT state_FFd2));
data(5) <= data(5)_BUFR;
FTCPE_data5_BUFR: FTCPE port map (data(5)_BUFR,data_T(5)_BUFR,div_cnt(14),'0','0',nRST);
data_T(5)_BUFR <= ((EXP17_.EXP)
OR (lcd_rw_OBUF.EXP)
OR (data(5)_BUFR AND state_FFd3 AND state_FFd5 AND
NOT state_FFd4 AND state_FFd2)
OR (data(5)_BUFR AND NOT state_FFd3 AND NOT state_FFd5 AND
state_FFd4 AND state_FFd2)
OR (data(5)_BUFR AND NOT state_FFd3 AND NOT state_FFd5 AND
NOT state_FFd4 AND NOT state_FFd2));
FTCPE_data6: FTCPE port map (data(6),data_T(6),div_cnt(14),'0','0',nRST);
data_T(6) <= ((EXP21_.EXP)
OR (data(6) AND state_FFd3 AND state_FFd5 AND NOT state_FFd4 AND
state_FFd2)
OR (data(6) AND NOT state_FFd3 AND state_FFd5 AND state_FFd1 AND
state_FFd4));
FTCPE_data7_BUFR: FTCPE port map (data(7)_BUFR,data_T(7)_BUFR,div_cnt(14),'0','0',nRST);
data_T(7)_BUFR <= ((EXP18_.EXP)
OR (EXP19_.EXP)
OR (data(7)_BUFR AND state_FFd3 AND state_FFd5 AND
NOT state_FFd4 AND state_FFd2)
OR (data(7)_BUFR AND NOT state_FFd3 AND NOT state_FFd5 AND
state_FFd4 AND state_FFd2)
OR (data(7)_BUFR AND NOT state_FFd3 AND NOT state_FFd1 AND
NOT state_FFd4 AND NOT state_FFd2));
data(7) <= data(7)_BUFR;
FTCPE_div_cnt0: FTCPE port map (div_cnt(0),'1',NOT clk,NOT nRST,'0');
FTCPE_div_cnt1: FTCPE port map (div_cnt(1),div_cnt(0),NOT clk,NOT nRST,'0');
FTCPE_div_cnt2: FTCPE port map (div_cnt(2),div_cnt_T(2),NOT clk,NOT nRST,'0');
div_cnt_T(2) <= (div_cnt(0) AND div_cnt(1));
FTCPE_div_cnt3: FTCPE port map (div_cnt(3),div_cnt_T(3),NOT clk,NOT nRST,'0');
div_cnt_T(3) <= (div_cnt(0) AND div_cnt(1) AND div_cnt(2));
FTCPE_div_cnt4: FTCPE port map (div_cnt(4),div_cnt_T(4),NOT clk,NOT nRST,'0');
div_cnt_T(4) <= (div_cnt(0) AND div_cnt(1) AND div_cnt(2) AND
div_cnt(3));
FTCPE_div_cnt5: FTCPE port map (div_cnt(5),div_cnt_T(5),NOT clk,NOT nRST,'0');
div_cnt_T(5) <= (div_cnt(0) AND div_cnt(1) AND div_cnt(2) AND
div_cnt(3) AND div_cnt(4));
FTCPE_div_cnt6: FTCPE port map (div_cnt(6),div_cnt_T(6),NOT clk,NOT nRST,'0');
div_cnt_T(6) <= (div_cnt(0) AND div_cnt(1) AND div_cnt(2) AND
div_cnt(3) AND div_cnt(4) AND div_cnt(5));
FTCPE_div_cnt7: FTCPE port map (div_cnt(7),div_cnt_T(7),NOT clk,NOT nRST,'0');
div_cnt_T(7) <= (div_cnt(0) AND div_cnt(1) AND div_cnt(2) AND
div_cnt(3) AND div_cnt(4) AND div_cnt(5) AND div_cnt(6));
FTCPE_div_cnt8: FTCPE port map (div_cnt(8),div_cnt_T(8),NOT clk,NOT nRST,'0');
div_cnt_T(8) <= (div_cnt(0) AND div_cnt(1) AND div_cnt(2) AND
div_cnt(3) AND div_cnt(4) AND div_cnt(5) AND div_cnt(6) AND
div_cnt(7));
FTCPE_div_cnt9: FTCPE port map (div_cnt(9),div_cnt_T(9),NOT clk,NOT nRST,'0');
div_cnt_T(9) <= (div_cnt(0) AND div_cnt(1) AND div_cnt(2) AND
div_cnt(3) AND div_cnt(4) AND div_cnt(5) AND div_cnt(6) AND
div_cnt(7) AND div_cnt(8));
FTCPE_div_cnt10: FTCPE port map (div_cnt(10),div_cnt_T(10),NOT clk,NOT nRST,'0');
div_cnt_T(10) <= (div_cnt(0) AND div_cnt(1) AND div_cnt(2) AND
div_cnt(3) AND div_cnt(4) AND div_cnt(5) AND div_cnt(6) AND
div_cnt(7) AND div_cnt(8) AND div_cnt(9));
FTCPE_div_cnt11: FTCPE port map (div_cnt(11),div_cnt_T(11),NOT clk,NOT nRST,'0');
div_cnt_T(11) <= (div_cnt(0) AND div_cnt(10) AND div_cnt(1) AND
div_cnt(2) AND div_cnt(3) AND div_cnt(4) AND div_cnt(5) AND
div_cnt(6) AND div_cnt(7) AND div_cnt(8) AND div_cnt(9));
FTCPE_div_cnt12: FTCPE port map (div_cnt(12),div_cnt_T(12),NOT clk,NOT nRST,'0');
div_cnt_T(12) <= (div_cnt(0) AND div_cnt(10) AND div_cnt(11) AND
div_cnt(1) AND div_cnt(2) AND div_cnt(3) AND div_cnt(4) AND
div_cnt(5) AND div_cnt(6) AND div_cnt(7) AND div_cnt(8) AND
div_cnt(9));
FTCPE_div_cnt13: FTCPE port map (div_cnt(13),div_cnt_T(13),NOT clk,NOT nRST,'0');
div_cnt_T(13) <= (div_cnt(0) AND div_cnt(10) AND div_cnt(11) AND
div_cnt(12) AND div_cnt(1) AND div_cnt(2) AND div_cnt(3) AND
div_cnt(4) AND div_cnt(5) AND div_cnt(6) AND div_cnt(7) AND
div_cnt(8) AND div_cnt(9));
FTCPE_div_cnt14: FTCPE port map (div_cnt(14),div_cnt_T(14),NOT clk,NOT nRST,'0');
div_cnt_T(14) <= (div_cnt(0) AND div_cnt(10) AND div_cnt(11) AND
div_cnt(12) AND div_cnt(13) AND div_cnt(1) AND div_cnt(2) AND
div_cnt(3) AND div_cnt(4) AND div_cnt(5) AND div_cnt(6) AND
div_cnt(7) AND div_cnt(8) AND div_cnt(9));
FDCPE_lcd_RSTB: FDCPE port map (lcd_RSTB,lcd_RSTB_D,div_cnt(14),'0','0',lcd_RSTB_CE);
lcd_RSTB_D <= (NOT cnt(5) AND NOT cnt(0) AND NOT cnt(1) AND NOT cnt(2) AND NOT cnt(3) AND
NOT cnt(4) AND NOT cnt(6) AND NOT cnt(7));
lcd_RSTB_CE <= (nRST AND NOT state_FFd3 AND NOT state_FFd5 AND NOT state_FFd1 AND
NOT state_FFd4 AND NOT state_FFd2);
FDCPE_lcd_e: FDCPE port map (lcd_e,lcd_e_D,div_cnt(14),'0','0',nRST);
lcd_e_D <= ((data_6.EXP)
OR (EXP15_.EXP)
OR (state_FFd3 AND state_FFd5 AND state_FFd1 AND
state_FFd4)
OR (state_FFd3 AND NOT state_FFd5 AND state_FFd1 AND
NOT state_FFd4)
OR (NOT state_FFd3 AND state_FFd5 AND state_FFd4 AND
state_FFd2));
lcd_psb <= '1';
FDCPE_lcd_rs: FDCPE port map (lcd_rs,lcd_rs_D,div_cnt(14),'0','0',nRST);
lcd_rs_D <= ((state_FFd3 AND NOT state_FFd5 AND state_FFd1)
OR (state_FFd5 AND state_FFd1 AND state_FFd4)
OR (lcd_rs AND NOT state_FFd3 AND state_FFd5 AND state_FFd1 AND
state_FFd2));
lcd_rw <= '0';
FTCPE_state_FFd1: FTCPE port map (state_FFd1,state_FFd1_T,div_cnt(14),NOT nRST,'0');
state_FFd1_T <= ((state_FFd3 AND state_FFd5 AND NOT state_FFd1 AND
state_FFd4 AND state_FFd2)
OR (NOT state_FFd3 AND state_FFd5 AND state_FFd1 AND
NOT state_FFd4 AND state_FFd2));
FDCPE_state_FFd2: FDCPE port map (state_FFd2,state_FFd2_D,div_cnt(14),NOT nRST,'0');
state_FFd2_D <= ((EXP28_.EXP)
OR (state_FFd1 AND state_FFd4 AND state_FFd2));
FTCPE_state_FFd3: FTCPE port map (state_FFd3,state_FFd3_T,div_cnt(14),NOT nRST,'0');
state_FFd3_T <= (state_FFd5 AND state_FFd4);
FTCPE_state_FFd4: FTCPE port map (state_FFd4,state_FFd4_T,div_cnt(14),NOT nRST,'0');
state_FFd4_T <= ((EXP14_.EXP)
OR (NOT state_FFd5 AND NOT state_FFd1)
OR (NOT state_FFd5 AND state_FFd4)
OR (NOT state_FFd5 AND NOT state_FFd2));
FDCPE_state_FFd5: FDCPE port map (state_FFd5,state_FFd5_D,div_cnt(14),NOT nRST,'0');
state_FFd5_D <= ((EXP36_.EXP)
OR (state_FFd3 AND NOT state_FFd5)
OR (NOT state_FFd5 AND state_FFd1)
OR (state_FFd1 AND state_FFd2));
Register Legend:
FDCPE (Q,D,C,CLR,PRE,CE);
FTCPE (Q,D,C,CLR,PRE,CE);
LDCP (Q,D,G,CLR,PRE);
****************************** Device Pin Out *****************************
Device : XC95144XL-10-TQ144
Pin Signal Pin Signal
No. Name No. Name
1 VCC 73 VCC
2 KPR 74 KPR
3 KPR 75 KPR
4 KPR 76 KPR
5 KPR 77 KPR
6 KPR 78 KPR
7 KPR 79 KPR
8 VCC 80 KPR
9 KPR 81 KPR
10 KPR 82 KPR
11 KPR 83 KPR
12 KPR 84 VCC
13 KPR 85 KPR
14 KPR 86 KPR
15 KPR 87 KPR
16 KPR 88 KPR
17 KPR 89 GND
18 GND 90 GND
19 KPR 91 KPR
20 KPR 92 KPR
21 KPR 93 KPR
22 KPR 94 KPR
23 KPR 95 KPR
24 KPR 96 KPR
25 KPR 97 KPR
26 KPR 98 KPR
27 KPR 99 GND
28 KPR 100 KPR
29 GND 101 KPR
30 KPR 102 KPR
31 KPR 103 KPR
32 KPR 104 KPR
33 KPR 105 KPR
34 KPR 106 data<0>
35 KPR 107 data<1>
36 GND 108 GND
37 VCC 109 VCC
38 KPR 110 KPR
39 KPR 111 data<2>
40 KPR 112 KPR
41 KPR 113 data<3>
42 VCC 114 GND
43 KPR 115 data<4>
44 KPR 116 data<5>
45 KPR 117 KPR
46 KPR 118 data<6>
47 GND 119 data<7>
48 KPR 120 lcd_psb
49 KPR 121 KPR
50 KPR 122 TDO
51 KPR 123 GND
52 KPR 124 KPR
53 KPR 125 lcd_RSTB
54 KPR 126 lcd_e
55 VCC 127 VCC
56 KPR 128 clk
57 KPR 129 KPR
58 KPR 130 KPR
59 KPR 131 lcd_rw
60 KPR 132 lcd_rs
61 KPR 133 KPR
62 GND 134 KPR
63 TDI 135 KPR
64 KPR 136 KPR
65 TMS 137 KPR
66 KPR 138 KPR
67 TCK 139 KPR
68 KPR 140 KPR
69 KPR 141 VCC
70 KPR 142 KPR
71 nRST 143 KPR
72 GND 144 GND
Legend : NC = Not Connected, unbonded pin
PGND = Unused I/O configured as additional Ground pin
TIE = Unused I/O floating -- must tie to VCC, GND or other signal
KPR = Unused I/O with weak keeper (leave unconnected)
VCC = Dedicated Power Pin
GND = Dedicated Ground Pin
TDI = Test Data In, JTAG pin
TDO = Test Data Out, JTAG pin
TCK = Test Clock, JTAG pin
TMS = Test Mode Select, JTAG pin
PROHIBITED = User reserved pin
**************************** Compiler Options ****************************
Following is a list of all global compiler options used by the fitter run.
Device(s) Specified : xc95144xl-10-TQ144
Optimization Method : SPEED
Multi-Level Logic Optimization : ON
Ignore Timing Specifications : OFF
Default Register Power Up Value : LOW
Keep User Location Constraints : ON
What-You-See-Is-What-You-Get : OFF
Exhaustive Fitting : OFF
Keep Unused Inputs : OFF
Slew Rate : FAST
Power Mode : STD
Ground on Unused IOs : OFF
Set I/O Pin Termination : KEEPER
Global Clock Optimization : ON
Global Set/Reset Optimization : ON
Global Ouput Enable Optimization : ON
Input Limit : 54
Pterm Limit : 25
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -