seg73.par
来自「Mars-XC2S50-S-Core-V2.0开发板核心板的说明和设计文档」· PAR 代码 · 共 136 行
PAR
136 行
Release 7.1i par H.38Copyright (c) 1995-2005 Xilinx, Inc. All rights reserved.WXY:: Tue Mar 14 15:07:57 2006par -w -intstyle ise -ol std -t 1 seg73_map.ncd seg73.ncd seg73.pcf Constraints file: seg73.pcf.Loading device for application Rf_Device from file 'v50.nph' in environment
D:/Xilinx. "seg73" is an NCD, version 3.1, device xc2s50, package tq144, speed -5Initializing temperature to 85.000 Celsius. (default - Range: -40.000 to 100.000
Celsius)Initializing voltage to 2.375 Volts. (default - Range: 2.375 to 2.625 Volts)Device speed data version: "PRODUCTION 1.27 2005-01-22".Device Utilization Summary: Number of GCLKs 1 out of 4 25% Number of External GCLKIOBs 1 out of 4 25% Number of LOCed GCLKIOBs 1 out of 1 100% Number of External IOBs 13 out of 92 14% Number of LOCed IOBs 13 out of 13 100% Number of SLICEs 44 out of 768 5%Overall effort level (-ol): Standard (set by user)Placer effort level (-pl): Standard (set by user)Placer cost table entry (-t): 1Router effort level (-rl): Standard (set by user)Starting PlacerPhase 1.1Phase 1.1 (Checksum:989769) REAL time: 0 secs Phase 2.31Phase 2.31 (Checksum:1312cfe) REAL time: 0 secs Phase 3.23Phase 3.23 (Checksum:1c9c37d) REAL time: 0 secs Phase 4.3Phase 4.3 (Checksum:26259fc) REAL time: 0 secs Phase 5.5Phase 5.5 (Checksum:2faf07b) REAL time: 0 secs Phase 6.8...Phase 6.8 (Checksum:9a8a2f) REAL time: 0 secs Phase 7.5Phase 7.5 (Checksum:42c1d79) REAL time: 0 secs Phase 8.18Phase 8.18 (Checksum:4c4b3f8) REAL time: 0 secs Phase 9.5Phase 9.5 (Checksum:55d4a77) REAL time: 0 secs Writing design to file seg73.ncdTotal REAL time to Placer completion: 0 secs Total CPU time to Placer completion: 0 secs Starting RouterPhase 1: 297 unrouted; REAL time: 0 secs Phase 2: 273 unrouted; REAL time: 2 secs Phase 3: 60 unrouted; REAL time: 3 secs Phase 4: 0 unrouted; REAL time: 3 secs Total REAL time to Router completion: 3 secs Total CPU time to Router completion: 3 secs Generating "PAR" statistics.**************************Generating Clock Report**************************+---------------------+--------------+------+------+------------+-------------+| Clock Net | Resource |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|+---------------------+--------------+------+------+------------+-------------+| clk_BUFGP | GCLKBUF2| No | 15 | 0.102 | 0.649 |+---------------------+--------------+------+------+------------+-------------+| first_over | Low-Skew| | 4 | 0.098 | 4.719 |+---------------------+--------------+------+------+------------+-------------+| third_over | Low-Skew| | 4 | 0.097 | 4.649 |+---------------------+--------------+------+------+------------+-------------+| div_cnt<24> | Local| | 5 | 0.030 | 3.181 |+---------------------+--------------+------+------+------------+-------------+| second_over | Local| | 4 | 0.034 | 3.139 |+---------------------+--------------+------+------+------------+-------------+INFO:Par:340 - The Delay report will not be generated when running non-timing driven PAR
with effort level Standard or Medium. If a delay report is required please do
one of the following: 1) use effort level High, 2) use the following
environment variable "XIL_PAR_GENERATE_DLY_REPORT", 3) create Timing
constraints for the design.Generating Pad Report.All signals are completely routed.Total REAL time to PAR completion: 3 secs Total CPU time to PAR completion: 3 secs Peak Memory Usage: 66 MBPlacement: Completed - No errors found.Routing: Completed - No errors found.Number of error messages: 0Number of warning messages: 0Number of info messages: 1Writing design to file seg73.ncdPAR done!
⌨️ 快捷键说明
复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?