📄 seg70.syr
字号:
Release 7.1.04i - xst H.42Copyright (c) 1995-2005 Xilinx, Inc. All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.61 s | Elapsed : 0.00 / 0.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.61 s | Elapsed : 0.00 / 0.00 s --> Reading design: seg70.prjTABLE OF CONTENTS 1) Synthesis Options Summary 2) HDL Compilation 3) HDL Analysis 4) HDL Synthesis 5) Advanced HDL Synthesis 5.1) HDL Synthesis Report 6) Low Level Synthesis 7) Final Report 7.1) Device utilization summary 7.2) TIMING REPORT=========================================================================* Synthesis Options Summary *=========================================================================---- Source ParametersInput File Name : "seg70.prj"Input Format : mixedIgnore Synthesis Constraint File : NO---- Target ParametersOutput File Name : "seg70"Output Format : NGCTarget Device : xc2s50-6-TQ144---- Source OptionsTop Module Name : seg70Automatic FSM Extraction : YESFSM Encoding Algorithm : AutoFSM Style : lutRAM Extraction : YesRAM Style : AutoROM Extraction : YesROM Style : AutoMux Extraction : YESMux Style : AutoDecoder Extraction : YESPriority Encoder Extraction : YESShift Register Extraction : YESLogical Shifter Extraction : YESXOR Collapsing : YESResource Sharing : YESMultiplier Style : lutAutomatic Register Balancing : No---- Target OptionsAdd IO Buffers : YESGlobal Maximum Fanout : 100Add Generic Clock Buffer(BUFG) : 4Register Duplication : YESEquivalent register Removal : YESSlice Packing : YESPack IO Registers into IOBs : auto---- General OptionsOptimization Goal : SpeedOptimization Effort : 1Keep Hierarchy : NOGlobal Optimization : AllClockNetsRTL Output : YesWrite Timing Constraints : NOHierarchy Separator : /Bus Delimiter : <>Case Specifier : maintainSlice Utilization Ratio : 100Slice Utilization Ratio Delta : 5---- Other Optionslso : seg70.lsoRead Cores : YEScross_clock_analysis : NOverilog2001 : YESsafe_implementation : NoOptimize Instantiated Primitives : NOtristate2logic : Yesuse_clock_enable : Yesuse_sync_set : Yesuse_sync_reset : Yesenable_auto_floorplanning : No==================================================================================================================================================* HDL Compilation *=========================================================================Compiling verilog file "seg70.v"Module <seg70> compiledNo errors in compilationAnalysis of file <"seg70.prj"> succeeded. =========================================================================* HDL Analysis *=========================================================================Analyzing top module <seg70>.Module <seg70> is correct for synthesis. =========================================================================* HDL Synthesis *=========================================================================Synthesizing Unit <seg70>. Related source file is "seg70.v".INFO:Xst:2117 - HDL ADVISOR - Mux Selector <dataout_buf> of Case statement line 60 was re-encoded using one-hot encoding. The case statement will be optimized (default statement optimization), but this optimization may lead to design initialization problems. To ensure the design works safely, you can: - add an 'init' attribute on signal <dataout_buf> (optimization is then done without any risk) - use the attribute 'signal_encoding user' to avoid onehot optimization - use the attribute 'safe_implementation yes' to force XST to perform a safe (but less efficient) optimization Using one-hot encoding for signal <dataout_buf>. Found 8-bit register for signal <en>. Found 16-bit up counter for signal <cnt_scan>. Summary: inferred 1 Counter(s). inferred 8 D-type flip-flop(s).Unit <seg70> synthesized.=========================================================================* Advanced HDL Synthesis *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Advanced Registered AddSub inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# Counters : 1 16-bit up counter : 1# Registers : 8 1-bit register : 8==================================================================================================================================================* Low Level Synthesis *=========================================================================Optimizing unit <seg70> ...Loading device for application Rf_Device from file 'v50.nph' in environment D:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block seg70, actual ratio is 2.=========================================================================* Final Report *=========================================================================Final ResultsRTL Top Level Output File Name : seg70.ngrTop Level Output File Name : seg70Output Format : NGCOptimization Goal : SpeedKeep Hierarchy : NODesign Statistics# IOs : 18Macro Statistics :# Registers : 9# 1-bit register : 8# 16-bit register : 1# Adders/Subtractors : 1# 16-bit adder : 1Cell Usage :# BELS : 71# GND : 1# INV : 2# LUT1 : 1# LUT1_L : 14# LUT2 : 3# LUT4 : 18# LUT4_L : 1# MUXCY : 15# VCC : 1# XORCY : 15# FlipFlops/Latches : 24# FDR : 16# FDRE : 1# FDSE : 7# Clock Buffers : 1# BUFGP : 1# IO Buffers : 17# IBUF : 1# OBUF : 16=========================================================================Device utilization summary:---------------------------Selected Device : 2s50tq144-6 Number of Slices: 23 out of 768 2% Number of Slice Flip Flops: 24 out of 1536 1% Number of 4 input LUTs: 37 out of 1536 2% Number of bonded IOBs: 18 out of 96 18% Number of GCLKs: 1 out of 4 25% =========================================================================TIMING REPORTNOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE. FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT GENERATED AFTER PLACE-and-ROUTE.Clock Information:-----------------------------------------------------+------------------------+-------+Clock Signal | Clock buffer(FF name) | Load |-----------------------------------+------------------------+-------+clk | BUFGP | 24 |-----------------------------------+------------------------+-------+Timing Summary:---------------Speed Grade: -6 Minimum period: 7.155ns (Maximum Frequency: 139.762MHz) Minimum input arrival time before clock: 6.154ns Maximum output required time after clock: 12.755ns Maximum combinational path delay: No path foundTiming Detail:--------------All values displayed in nanoseconds (ns)=========================================================================Timing constraint: Default period analysis for Clock 'clk' Clock period: 7.155ns (frequency: 139.762MHz) Total number of paths / destination ports: 272 / 32-------------------------------------------------------------------------Delay: 7.155ns (Levels of Logic = 2) Source: cnt_scan_4 (FF) Destination: en_0 (FF) Source Clock: clk rising Destination Clock: clk rising Data Path: cnt_scan_4 to en_0 Gate Net Cell:in->out fanout Delay Delay Logical Name (Net Name) ---------------------------------------- ------------ FDR:C->Q 2 1.085 1.206 cnt_scan_4 (cnt_scan_4) LUT4:I0->O 1 0.549 1.035 _n00009 (CHOICE217) LUT4:I1->O 8 0.549 1.845 _n000035 (_n0000) FDSE:CE 0.886 en_6 ---------------------------------------- Total 7.155ns (3.069ns logic, 4.086ns route) (42.9% logic, 57.1% route)=========================================================================Timing constraint: Default OFFSET IN BEFORE for Clock 'clk' Total number of paths / destination ports: 24 / 24-------------------------------------------------------------------------Offset: 6.154ns (Levels of Logic = 2) Source: rst (PAD) Destination: en_0 (FF) Destination Clock: clk rising Data Path: rst to en_0 Gate Net Cell:in->out fanout Delay Delay Logical Name (Net Name) ---------------------------------------- ------------ IBUF:I->O 1 0.776 1.035 rst_IBUF (rst_IBUF) INV:I->O 24 0.549 3.060 en_1_N01_INV_0 (en_1_N0) FDSE:S 0.734 en_1 ---------------------------------------- Total 6.154ns (2.059ns logic, 4.095ns route) (33.5% logic, 66.5% route)=========================================================================Timing constraint: Default OFFSET OUT AFTER for Clock 'clk' Total number of paths / destination ports: 78 / 15-------------------------------------------------------------------------Offset: 12.755ns (Levels of Logic = 4) Source: en_5 (FF) Destination: dataout<4> (PAD) Source Clock: clk rising Data Path: en_5 to dataout<4> Gate Net Cell:in->out fanout Delay Delay Logical Name (Net Name) ---------------------------------------- ------------ FDSE:C->Q 9 1.085 1.908 en_5 (en_5) LUT4:I2->O 2 0.549 1.206 Ker71 (N7) LUT4:I3->O 2 0.549 1.206 Ker5 (N5) LUT4:I3->O 1 0.549 1.035 dataout<4> (dataout_4_OBUF) OBUF:I->O 4.668 dataout_4_OBUF (dataout<4>) ---------------------------------------- Total 12.755ns (7.400ns logic, 5.355ns route) (58.0% logic, 42.0% route)=========================================================================CPU : 8.49 / 9.19 s | Elapsed : 9.00 / 9.00 s --> Total memory usage is 74756 kilobytesNumber of errors : 0 ( 0 filtered)Number of warnings : 0 ( 0 filtered)Number of infos : 1 ( 0 filtered)
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -