📄 serial.syr
字号:
Release 7.1.04i - xst H.42Copyright (c) 1995-2005 Xilinx, Inc. All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.83 s | Elapsed : 0.00 / 1.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.83 s | Elapsed : 0.00 / 1.00 s --> Reading design: serial.prjTABLE OF CONTENTS 1) Synthesis Options Summary 2) HDL Compilation 3) HDL Analysis 4) HDL Synthesis 5) Advanced HDL Synthesis 5.1) HDL Synthesis Report 6) Low Level Synthesis 7) Final Report 7.1) Device utilization summary 7.2) TIMING REPORT=========================================================================* Synthesis Options Summary *=========================================================================---- Source ParametersInput File Name : "serial.prj"Input Format : mixedIgnore Synthesis Constraint File : NO---- Target ParametersOutput File Name : "serial"Output Format : NGCTarget Device : xc2s50-6-TQ144---- Source OptionsTop Module Name : serialAutomatic FSM Extraction : YESFSM Encoding Algorithm : AutoFSM Style : lutRAM Extraction : YesRAM Style : AutoROM Extraction : YesROM Style : AutoMux Extraction : YESMux Style : AutoDecoder Extraction : YESPriority Encoder Extraction : YESShift Register Extraction : YESLogical Shifter Extraction : YESXOR Collapsing : YESResource Sharing : YESMultiplier Style : lutAutomatic Register Balancing : No---- Target OptionsAdd IO Buffers : YESGlobal Maximum Fanout : 100Add Generic Clock Buffer(BUFG) : 4Register Duplication : YESEquivalent register Removal : YESSlice Packing : YESPack IO Registers into IOBs : auto---- General OptionsOptimization Goal : SpeedOptimization Effort : 1Keep Hierarchy : NOGlobal Optimization : AllClockNetsRTL Output : YesWrite Timing Constraints : NOHierarchy Separator : /Bus Delimiter : <>Case Specifier : maintainSlice Utilization Ratio : 100Slice Utilization Ratio Delta : 5---- Other Optionslso : serial.lsoRead Cores : YEScross_clock_analysis : NOverilog2001 : YESsafe_implementation : NoOptimize Instantiated Primitives : NOtristate2logic : Yesuse_clock_enable : Yesuse_sync_set : Yesuse_sync_reset : Yesenable_auto_floorplanning : No==================================================================================================================================================* HDL Compilation *=========================================================================Compiling verilog file "serial.v"Module <serial> compiledNo errors in compilationAnalysis of file <"serial.prj"> succeeded. =========================================================================* HDL Analysis *=========================================================================Analyzing top module <serial>. div_par = <u>0000000100000100Module <serial> is correct for synthesis. =========================================================================* HDL Synthesis *=========================================================================INFO:Xst:1304 - Contents of register <txd_buf<7>> in unit <serial> never changes during circuit operation. The register is replaced by logic.Synthesizing Unit <serial>. Related source file is "serial.v". Found 4-bit 4-to-1 multiplexer for signal <$n0024>. Found 4-bit adder for signal <$n0029> created at line 270. Found 4-bit adder for signal <$n0030> created at line 305. Found 4-bit comparator greatequal for signal <$n0078> created at line 301. Found 4-bit comparator lessequal for signal <$n0079> created at line 301. Found 4-bit comparator less for signal <$n0081> created at line 301. Found 4-bit comparator greater for signal <$n0082> created at line 301. Found 3-bit comparator less for signal <$n0088> created at line 169. Found 1-bit register for signal <clkbaud8x>. Found 20-bit up counter for signal <cnt_delay>. Found 3-bit up counter for signal <div8_rec_reg>. Found 3-bit up counter for signal <div8_tras_reg>. Found 16-bit up counter for signal <div_reg>. Found 1-bit register for signal <key_entry1>. Found 1-bit register for signal <key_entry2>. Found 1-bit register for signal <recstart>. Found 1-bit register for signal <recstart_tmp>. Found 8-bit register for signal <rxd_buf>. Found 1-bit register for signal <rxd_reg1>. Found 1-bit register for signal <rxd_reg2>. Found 3-bit up counter for signal <send_state>. Found 1-bit register for signal <start_delaycnt>. Found 4-bit register for signal <state_rec>. Found 4-bit register for signal <state_tras>. Found 1-bit register for signal <trasstart>. Found 7-bit register for signal <txd_buf<6:0>>. Found 1-bit register for signal <txd_reg>. Summary: inferred 5 Counter(s). inferred 33 D-type flip-flop(s). inferred 2 Adder/Subtractor(s). inferred 5 Comparator(s). inferred 4 Multiplexer(s).Unit <serial> synthesized.=========================================================================* Advanced HDL Synthesis *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Advanced Registered AddSub inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# Adders/Subtractors : 2 4-bit adder : 2# Counters : 5 16-bit up counter : 1 20-bit up counter : 1 3-bit up counter : 3# Registers : 27 1-bit register : 25 4-bit register : 2# Comparators : 5 3-bit comparator less : 1 4-bit comparator greatequal : 1 4-bit comparator greater : 1 4-bit comparator less : 1 4-bit comparator lessequal : 1# Multiplexers : 1 4-bit 4-to-1 multiplexer : 1==================================================================================================================================================* Low Level Synthesis *=========================================================================WARNING:Xst:1988 - Unit <serial>: instances <Mcompar__n0082>, <Mcompar__n0079> of unit <LPM_COMPARE_4> and unit <LPM_COMPARE_2> are dual, second instance is removedWARNING:Xst:1988 - Unit <serial>: instances <Mcompar__n0081>, <Mcompar__n0078> of unit <LPM_COMPARE_3> and unit <LPM_COMPARE_1> are dual, second instance is removedOptimizing unit <serial> ...Loading device for application Rf_Device from file 'v50.nph' in environment D:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block serial, actual ratio is 13.FlipFlop start_delaycnt has been replicated 1 time(s)=========================================================================* Final Report *=========================================================================Final ResultsRTL Top Level Output File Name : serial.ngrTop Level Output File Name : serialOutput Format : NGCOptimization Goal : SpeedKeep Hierarchy : NODesign Statistics# IOs : 22Macro Statistics :
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -