⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 mb.rpt

📁 数字秒表具有正及时倒计时功能包括一些设计要求和原资料
💻 RPT
📖 第 1 页 / 共 5 页
字号:
F20      8/ 8(100%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2      18/22( 81%)   
F21      8/ 8(100%)   1/ 8( 12%)   7/ 8( 87%)    1/2    0/2       4/22( 18%)   
F22      8/ 8(100%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2      18/22( 81%)   
F23      8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    1/2    1/2       3/22( 13%)   
F24      8/ 8(100%)   0/ 8(  0%)   1/ 8( 12%)    1/2    0/2      18/22( 81%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 1/6      ( 16%)
Total I/O pins used:                            18/96     ( 18%)
Total logic cells used:                        133/1152   ( 11%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/6      (  0%)
Average fan-in:                                 3.27/4    ( 81%)
Total fan-in:                                 436/4608    (  9%)

Total input pins required:                       3
Total input I/O cell registers required:         0
Total output pins required:                     16
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                    133
Total flipflops required:                       57
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         2/1152   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   0   0   0   5   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      5/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 D:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 E:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 F:      6   0   0   1   0   8   8   0   8   0   8   0   0   8   8   8   8   8   8   1   8   8   8   8   8    128/0  

Total:   6   0   0   1   0   8   8   0   8   5   8   0   0   8   8   8   8   8   8   1   8   8   8   8   8    133/0  



Device-Specific Information:                           c:\trangeaclock2\mb.rpt
mb

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  55      -     -    -    --      INPUT  G             0    0    0    0  CLK
  41      -     -    -    20      INPUT                0    0    0   45  CLR
  42      -     -    -    19      INPUT                0    0    0    2  SP


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                           c:\trangeaclock2\mb.rpt
mb

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  65      -     -    -    09     OUTPUT                0    1    0    0  CO
  60      -     -    -    12     OUTPUT                0    1    0    0  EN
  72      -     -    -    03     OUTPUT                0    1    0    0  LED0
  73      -     -    -    01     OUTPUT                0    1    0    0  LED1
  78      -     -    F    --     OUTPUT                0    1    0    0  LED2
  79      -     -    F    --     OUTPUT                0    1    0    0  LED3
  80      -     -    F    --     OUTPUT                0    1    0    0  LED4
  81      -     -    F    --     OUTPUT                0    1    0    0  LED5
  82      -     -    E    --     OUTPUT                0    1    0    0  LED6
  33      -     -    F    --     OUTPUT                0    1    0    0  OUTBCD0
  30      -     -    F    --     OUTPUT                0    1    0    0  OUTBCD1
  32      -     -    F    --     OUTPUT                0    1    0    0  OUTBCD2
  31      -     -    F    --     OUTPUT                0    1    0    0  OUTBCD3
  38      -     -    -    22     OUTPUT                0    1    0    0  SEG0
 136      -     -    -    20     OUTPUT                0    1    0    0  SEG1
  59      -     -    -    12     OUTPUT                0    1    0    0  SEG2


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                           c:\trangeaclock2\mb.rpt
mb

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      8     -    F    01        OR2                0    4    1    0  |BCD7:U4|:135
   -      1     -    F    01        OR2                0    4    1    0  |BCD7:U4|:168
   -      2     -    F    01        OR2                0    4    1    0  |BCD7:U4|:201
   -      4     -    F    01        OR2                0    4    1    0  |BCD7:U4|:234
   -      7     -    F    01        OR2                0    4    1    0  |BCD7:U4|:267
   -      5     -    F    01        OR2                0    4    1    0  |BCD7:U4|:300
   -      4     -    F    04        OR2                0    4    1    0  |BCD7:U4|:335
   -      4     -    B    10       DFFE   +            0    4    1    5  |CB10:U1|:2
   -      1     -    B    10       DFFE   +            0    3    0    2  |CB10:U1|COUNT3 (|CB10:U1|:4)
   -      2     -    B    10       DFFE   +            0    2    0    3  |CB10:U1|COUNT2 (|CB10:U1|:5)
   -      3     -    B    10       DFFE   +            0    3    0    3  |CB10:U1|COUNT1 (|CB10:U1|:6)
   -      5     -    B    10       DFFE   +            0    0    0    4  |CB10:U1|COUNT0 (|CB10:U1|:7)
   -      6     -    F    18       AND2                0    2    0    1  |COUNT:U2|CDU6:U5|LPM_ADD_SUB:81|addcore:adder|:55
   -      7     -    F    18       AND2                0    3    0    1  |COUNT:U2|CDU6:U5|LPM_ADD_SUB:81|addcore:adder|:59
   -      4     -    F    18       DFFE                1    3    0    5  |COUNT:U2|CDU6:U5|:4
   -      8     -    F    18       DFFE                1    4    0    2  |COUNT:U2|CDU6:U5|SCOUNT63 (|COUNT:U2|CDU6:U5|:10)
   -      3     -    F    18       DFFE                1    4    0    3  |COUNT:U2|CDU6:U5|SCOUNT62 (|COUNT:U2|CDU6:U5|:11)
   -      1     -    F    18       DFFE                1    4    0    4  |COUNT:U2|CDU6:U5|SCOUNT61 (|COUNT:U2|CDU6:U5|:12)
   -      5     -    F    18       DFFE                1    2    0    5  |COUNT:U2|CDU6:U5|SCOUNT60 (|COUNT:U2|CDU6:U5|:13)
   -      2     -    F    18       AND2                0    4    0    4  |COUNT:U2|CDU6:U5|:54
   -      5     -    F    13       AND2                0    2    0    1  |COUNT:U2|CDU6:U7|LPM_ADD_SUB:81|addcore:adder|:55
   -      7     -    F    13       AND2                0    3    0    1  |COUNT:U2|CDU6:U7|LPM_ADD_SUB:81|addcore:adder|:59
   -      4     -    F    13       DFFE                1    3    0    4  |COUNT:U2|CDU6:U7|:4
   -      6     -    F    13       DFFE                1    4    0    2  |COUNT:U2|CDU6:U7|SCOUNT63 (|COUNT:U2|CDU6:U7|:10)
   -      8     -    F    13       DFFE                1    4    0    3  |COUNT:U2|CDU6:U7|SCOUNT62 (|COUNT:U2|CDU6:U7|:11)
   -      3     -    F    13       DFFE                1    4    0    4  |COUNT:U2|CDU6:U7|SCOUNT61 (|COUNT:U2|CDU6:U7|:12)
   -      1     -    F    13       DFFE                1    2    0    5  |COUNT:U2|CDU6:U7|SCOUNT60 (|COUNT:U2|CDU6:U7|:13)
   -      2     -    F    13       AND2                0    4    0    4  |COUNT:U2|CDU6:U7|:54
   -      6     -    F    09       AND2                0    2    0    1  |COUNT:U2|CDU10:UL|LPM_ADD_SUB:82|addcore:adder|:55
   -      7     -    F    09       AND2                0    3    0    1  |COUNT:U2|CDU10:UL|LPM_ADD_SUB:82|addcore:adder|:59
   -      8     -    F    09       DFFE                1    3    0    5  |COUNT:U2|CDU10:UL|:4
   -      2     -    F    09       DFFE                1    4    0    3  |COUNT:U2|CDU10:UL|SCOUNT103 (|COUNT:U2|CDU10:UL|:10)
   -      3     -    F    09       DFFE                1    4    0    4  |COUNT:U2|CDU10:UL|SCOUNT102 (|COUNT:U2|CDU10:UL|:11)
   -      1     -    F    09       DFFE                1    4    0    5  |COUNT:U2|CDU10:UL|SCOUNT101 (|COUNT:U2|CDU10:UL|:12)
   -      4     -    F    09       DFFE                1    2    0    6  |COUNT:U2|CDU10:UL|SCOUNT100 (|COUNT:U2|CDU10:UL|:13)
   -      5     -    F    09       AND2                0    4    0    4  |COUNT:U2|CDU10:UL|:54
   -      4     -    F    07       AND2                0    2    0    1  |COUNT:U2|CDU10:U2|LPM_ADD_SUB:82|addcore:adder|:55
   -      5     -    F    07       AND2                0    3    0    1  |COUNT:U2|CDU10:U2|LPM_ADD_SUB:82|addcore:adder|:59
   -      2     -    F    07       DFFE                1    3    0    5  |COUNT:U2|CDU10:U2|:4
   -      6     -    F    07       DFFE                1    4    0    3  |COUNT:U2|CDU10:U2|SCOUNT103 (|COUNT:U2|CDU10:U2|:10)
   -      1     -    F    07       DFFE                1    4    0    4  |COUNT:U2|CDU10:U2|SCOUNT102 (|COUNT:U2|CDU10:U2|:11)
   -      8     -    F    07       DFFE                1    4    0    5  |COUNT:U2|CDU10:U2|SCOUNT101 (|COUNT:U2|CDU10:U2|:12)
   -      7     -    F    07       DFFE                1    2    0    6  |COUNT:U2|CDU10:U2|SCOUNT100 (|COUNT:U2|CDU10:U2|:13)
   -      3     -    F    07       AND2                0    4    0    4  |COUNT:U2|CDU10:U2|:54
   -      5     -    F    23       AND2                0    2    0    1  |COUNT:U2|CDU10:U3|LPM_ADD_SUB:82|addcore:adder|:55
   -      8     -    F    23       AND2                0    3    0    1  |COUNT:U2|CDU10:U3|LPM_ADD_SUB:82|addcore:adder|:59
   -      4     -    F    23       DFFE                1    3    0    5  |COUNT:U2|CDU10:U3|:4
   -      6     -    F    23       DFFE                1    4    0    2  |COUNT:U2|CDU10:U3|SCOUNT103 (|COUNT:U2|CDU10:U3|:10)
   -      2     -    F    23       DFFE                1    4    0    3  |COUNT:U2|CDU10:U3|SCOUNT102 (|COUNT:U2|CDU10:U3|:11)
   -      7     -    F    23       DFFE                1    4    0    4  |COUNT:U2|CDU10:U3|SCOUNT101 (|COUNT:U2|CDU10:U3|:12)
   -      1     -    F    23       DFFE                1    2    0    5  |COUNT:U2|CDU10:U3|SCOUNT100 (|COUNT:U2|CDU10:U3|:13)
   -      3     -    F    23       AND2                0    4    0    4  |COUNT:U2|CDU10:U3|:54
   -      7     -    F    14       AND2                0    2    0    1  |COUNT:U2|CDU10:U4|LPM_ADD_SUB:82|addcore:adder|:55
   -      8     -    F    14       AND2                0    3    0    1  |COUNT:U2|CDU10:U4|LPM_ADD_SUB:82|addcore:adder|:59
   -      4     -    F    14       DFFE                1    3    0    5  |COUNT:U2|CDU10:U4|:4
   -      1     -    F    14       DFFE                1    4    0    2  |COUNT:U2|CDU10:U4|SCOUNT103 (|COUNT:U2|CDU10:U4|:10)
   -      6     -    F    14       DFFE                1    4    0    3  |COUNT:U2|CDU10:U4|SCOUNT102 (|COUNT:U2|CDU10:U4|:11)
   -      2     -    F    14       DFFE                1    4    0    4  |COUNT:U2|CDU10:U4|SCOUNT101 (|COUNT:U2|CDU10:U4|:12)
   -      5     -    F    14       DFFE                1    2    0    5  |COUNT:U2|CDU10:U4|SCOUNT100 (|COUNT:U2|CDU10:U4|:13)
   -      3     -    F    14       AND2                0    4    0    4  |COUNT:U2|CDU10:U4|:54
   -      6     -    F    15       AND2                0    2    0    1  |COUNT:U2|CDU10:U6|LPM_ADD_SUB:82|addcore:adder|:55
   -      7     -    F    15       AND2                0    3    0    1  |COUNT:U2|CDU10:U6|LPM_ADD_SUB:82|addcore:adder|:59
   -      2     -    F    15       DFFE                1    3    0    5  |COUNT:U2|CDU10:U6|:4
   -      8     -    F    15       DFFE                1    4    0    2  |COUNT:U2|CDU10:U6|SCOUNT103 (|COUNT:U2|CDU10:U6|:10)
   -      1     -    F    15       DFFE                1    4    0    3  |COUNT:U2|CDU10:U6|SCOUNT102 (|COUNT:U2|CDU10:U6|:11)
   -      5     -    F    15       DFFE                1    4    0    4  |COUNT:U2|CDU10:U6|SCOUNT101 (|COUNT:U2|CDU10:U6|:12)
   -      4     -    F    15       DFFE                1    2    0    5  |COUNT:U2|CDU10:U6|SCOUNT100 (|COUNT:U2|CDU10:U6|:13)
   -      3     -    F    15       AND2                0    4    0    4  |COUNT:U2|CDU10:U6|:54
   -      4     -    F    17       AND2                0    2    0    1  |COUNT:U2|CDU10:U8|LPM_ADD_SUB:82|addcore:adder|:55
   -      5     -    F    17       AND2                0    3    0    1  |COUNT:U2|CDU10:U8|LPM_ADD_SUB:82|addcore:adder|:59
   -      6     -    F    17       DFFE                1    4    0    2  |COUNT:U2|CDU10:U8|SCOUNT103 (|COUNT:U2|CDU10:U8|:10)
   -      3     -    F    17       DFFE                1    4    0    3  |COUNT:U2|CDU10:U8|SCOUNT102 (|COUNT:U2|CDU10:U8|:11)
   -      8     -    F    17       DFFE                1    4    0    4  |COUNT:U2|CDU10:U8|SCOUNT101 (|COUNT:U2|CDU10:U8|:12)
   -      7     -    F    17       DFFE                1    2    0    5  |COUNT:U2|CDU10:U8|SCOUNT100 (|COUNT:U2|CDU10:U8|:13)
   -      1     -    F    17        OR2    s           0    3    0    1  |COUNT:U2|CDU10:U8|~54~1
   -      2     -    F    17        OR2    s           0    3    0    3  |COUNT:U2|CDU10:U8|~149~1
   -      7     -    F    11       DFFE   +            2    1    0    1  |CTRL:U0|CURRENT_STATE1 (|CTRL:U0|:5)
   -      6     -    F    11       DFFE   +            2    0    0    2  |CTRL:U0|CURRENT_STATE0 (|CTRL:U0|:6)
   -      8     -    F    11        OR2                0    2    1   44  |CTRL:U0|:191
   -      6     -    F    06       AND2                0    2    0    1  |MULX:U3|LPM_ADD_SUB:114|addcore:adder|:55
   -      4     -    F    11       AND2                0    3    0    5  |MULX:U3|LPM_ADD_SUB:114|addcore:adder|:59
   -      2     -    F    20       DFFE   +            0    3    1    7  |MULX:U3|:36
   -      8     -    F    24       DFFE   +            0    3    1    7  |MULX:U3|:38
   -      2     -    F    22       DFFE   +            0    3    1    7  |MULX:U3|:40
   -      5     -    F    16       DFFE   +            0    3    1    7  |MULX:U3|:42
   -      5     -    F    11       DFFE   +            0    2    1    0  |MULX:U3|:44
   -      2     -    F    19       DFFE   +            0    2    1    0  |MULX:U3|:46
   -      7     -    F    21       DFFE   +            0    4    1    0  |MULX:U3|:48
   -      3     -    F    11       DFFE   +            1    3    0   16  |MULX:U3|COUNT3 (|MULX:U3|:50)
   -      8     -    F    06       DFFE   +            1    3    0   12  |MULX:U3|COUNT2 (|MULX:U3|:51)
   -      1     -    F    11       DFFE   +            1    3    0   13  |MULX:U3|COUNT1 (|MULX:U3|:52)
   -      2     -    F    11       DFFE   +            1    1    0   13  |MULX:U3|COUNT0 (|MULX:U3|:53)
   -      4     -    F    06        OR2        !       0    4    0    7  |MULX:U3|:89
   -      7     -    F    06       AND2                0    4    0    4  |MULX:U3|:551
   -      3     -    F    06        OR2                0    4    0    1  |MULX:U3|:554
   -      1     -    F    20        OR2                0    4    0    1  |MULX:U3|:566
   -      1     -    F    21       AND2                0    4    0    4  |MULX:U3|:575
   -      3     -    F    20        OR2                0    3    0    1  |MULX:U3|:578
   -      2     -    F    21       AND2                0    4    0    4  |MULX:U3|:587
   -      4     -    F    20        OR2                0    3    0    1  |MULX:U3|:590
   -      3     -    F    21        OR2        !       0    4    0    4  |MULX:U3|:599
   -      5     -    F    20        OR2                0    3    0    1  |MULX:U3|:602
   -      4     -    F    21       AND2                0    4    0    4  |MULX:U3|:611
   -      6     -    F    20        OR2                0    3    0    1  |MULX:U3|:614
   -      6     -    F    21       AND2                0    4    0    4  |MULX:U3|:623
   -      7     -    F    20        OR2                0    3    0    1  |MULX:U3|:626
   -      8     -    F    21       AND2                0    4    0    4  |MULX:U3|:635
   -      8     -    F    20        OR2                0    3    0    1  |MULX:U3|:638
   -      5     -    F    21       AND2                0    4    0    4  |MULX:U3|:647
   -      2     -    F    06        OR2                0    4    0    1  |MULX:U3|:659
   -      1     -    F    24        OR2                0    4    0    1  |MULX:U3|:662
   -      2     -    F    24        OR2                0    3    0    1  |MULX:U3|:665
   -      3     -    F    24        OR2                0    3    0    1  |MULX:U3|:668
   -      4     -    F    24        OR2                0    3    0    1  |MULX:U3|:671
   -      5     -    F    24        OR2                0    3    0    1  |MULX:U3|:674
   -      6     -    F    24        OR2                0    3    0    1  |MULX:U3|:677
   -      7     -    F    24        OR2                0    3    0    1  |MULX:U3|:680
   -      1     -    F    06        OR2                0    4    0    1  |MULX:U3|:692
   -      1     -    F    22        OR2                0    4    0    1  |MULX:U3|:695
   -      3     -    F    22        OR2                0    3    0    1  |MULX:U3|:698
   -      4     -    F    22        OR2                0    3    0    1  |MULX:U3|:701
   -      5     -    F    22        OR2                0    3    0    1  |MULX:U3|:704
   -      6     -    F    22        OR2                0    3    0    1  |MULX:U3|:707
   -      7     -    F    22        OR2                0    3    0    1  |MULX:U3|:710
   -      8     -    F    22        OR2                0    3    0    1  |MULX:U3|:713
   -      5     -    F    06        OR2                0    4    0    1  |MULX:U3|:725
   -      1     -    F    16        OR2                0    4    0    1  |MULX:U3|:728
   -      2     -    F    16        OR2                0    3    0    1  |MULX:U3|:731
   -      3     -    F    16        OR2                0    3    0    1  |MULX:U3|:734
   -      4     -    F    16        OR2                0    3    0    1  |MULX:U3|:737
   -      6     -    F    16        OR2                0    3    0    1  |MULX:U3|:740
   -      7     -    F    16        OR2                0    3    0    1  |MULX:U3|:743
   -      8     -    F    16        OR2                0    3    0    1  |MULX:U3|:746


Code:

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -