⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 mulx.rpt

📁 数字秒表具有正及时倒计时功能包括一些设计要求和原资料
💻 RPT
📖 第 1 页 / 共 3 页
字号:
Project Information                                            c:\new\mulx.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 12/29/2008 16:10:53

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


MULX


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

mulx      EPF10K10LC84-3   35     7      0    0         0  %    58       10 %

User Pins:                 35     7      0  



Project Information                                            c:\new\mulx.rpt

** FILE HIERARCHY **



|lpm_add_sub:114|
|lpm_add_sub:114|addcore:adder|
|lpm_add_sub:114|altshift:result_ext_latency_ffs|
|lpm_add_sub:114|altshift:carry_ext_latency_ffs|
|lpm_add_sub:114|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                                   c:\new\mulx.rpt
mulx

***** Logic for device 'mulx' compiled without errors.




Device: EPF10K10LC84-3

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f

                                                                         ^     
                                                                         C     
                S                       S           R        M     M     O     
                _  M        M           _           E     S  _     _     N     
                1  _  S     _        V  1        S  S  G  _  1  S  1     F     
                0  1  _  S  1  H  H  C  0        _  E  N  1  0  _  0     _  ^  
                0  M  1  _  M  O  O  C  0        1  R  D  0  M  1  M  #  D  n  
                M  I  M  1  I  U  U  I  M  C  C  M  V  I  M  I  M  I  T  O  C  
                S  N  S  S  N  R  R  N  S  L  L  S  E  N  S  N  S  N  C  N  E  
                3  0  2  3  1  3  2  T  2  R  K  0  D  T  2  1  1  0  K  E  O  
              -----------------------------------------------------------------_ 
            /  11 10  9  8  7  6  5  4  3  2  1 84 83 82 81 80 79 78 77 76 75   | 
    ^DATA0 | 12                                                              74 | #TDO 
     ^DCLK | 13                                                              73 | RESERVED 
      ^nCE | 14                                                              72 | RESERVED 
      #TDI | 15                                                              71 | RESERVED 
  RESERVED | 16                                                              70 | RESERVED 
   OUTBCD2 | 17                                                              69 | RESERVED 
  RESERVED | 18                                                              68 | GNDINT 
   OUTBCD1 | 19                                                              67 | RESERVED 
    VCCINT | 20                                                              66 | RESERVED 
  RESERVED | 21                                                              65 | RESERVED 
  RESERVED | 22                        EPF10K10LC84-3                        64 | RESERVED 
      SEG0 | 23                                                              63 | VCCINT 
   OUTBCD3 | 24                                                              62 | S_10S0 
  RESERVED | 25                                                              61 | S_1S2 
    GNDINT | 26                                                              60 | S_10S2 
      SEG1 | 27                                                              59 | S_10MS1 
    S_10S1 | 28                                                              58 | M_1MIN3 
    S_1MS3 | 29                                                              57 | #TMS 
  M_10MIN2 | 30                                                              56 | #TRST 
    ^MSEL0 | 31                                                              55 | ^nSTATUS 
    ^MSEL1 | 32                                                              54 | M_1MIN2 
           |_  33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53  _| 
             ------------------------------------------------------------------ 
                V  ^  O  S  H  S  S  V  G  E  H  S  V  G  R  R  S  S  S  S  M  
                C  n  U  E  O  _  _  C  N  N  O  _  C  N  E  E  _  _  _  _  _  
                C  C  T  G  U  1  1  C  D     U  1  C  D  S  S  1  1  1  1  1  
                I  O  B  2  R  S  S  I  I     R  0  I  I  E  E  0  0  0  0  0  
                N  N  C     1  0  1  N  N     0  M  N  N  R  R  S  M  0  0  M  
                T  F  D              T  T        S  T  T  V  V  3  S  M  M  I  
                   I  0                          0        E  E     3  S  S  N  
                   G                                      D  D        0  1  3  
                                                                               
                                                                               


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                                   c:\new\mulx.rpt
mulx

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
C3       8/ 8(100%)   1/ 8( 12%)   1/ 8( 12%)    1/2    0/2      17/22( 77%)   
C4       2/ 8( 25%)   0/ 8(  0%)   1/ 8( 12%)    0/2    0/2       5/22( 22%)   
C5       8/ 8(100%)   1/ 8( 12%)   1/ 8( 12%)    1/2    0/2      17/22( 77%)   
C6       8/ 8(100%)   1/ 8( 12%)   1/ 8( 12%)    1/2    0/2      17/22( 77%)   
C7       8/ 8(100%)   2/ 8( 25%)   6/ 8( 75%)    1/2    0/2       4/22( 18%)   
C9       8/ 8(100%)   0/ 8(  0%)   5/ 8( 62%)    0/2    0/2      13/22( 59%)   
C10      8/ 8(100%)   1/ 8( 12%)   1/ 8( 12%)    1/2    0/2      17/22( 77%)   
C11      8/ 8(100%)   0/ 8(  0%)   7/ 8( 87%)    1/2    1/2       1/22(  4%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 6/6      (100%)
Total I/O pins used:                            36/53     ( 67%)
Total logic cells used:                         58/576    ( 10%)
Total embedded cells used:                       0/24     (  0%)
Total EABs used:                                 0/3      (  0%)
Average fan-in:                                 3.41/4    ( 85%)
Total fan-in:                                 198/2304    (  8%)

Total input pins required:                      35
Total input I/O cell registers required:         0
Total output pins required:                      7
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     58
Total flipflops required:                       11
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                         0/ 576   (  0%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   8   2   8   8   8   0   8   8   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0     58/0  

Total:   0   0   8   2   8   8   8   0   8   8   8   0   0   0   0   0   0   0   0   0   0   0   0   0   0     58/0  



Device-Specific Information:                                   c:\new\mulx.rpt
mulx

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   1      -     -    -    --      INPUT  G             0    0    0    0  CLK
   2      -     -    -    --      INPUT  G             0    0    0    0  CLR
  42      -     -    -    --      INPUT                0    0    0    4  EN
  43      -     -    -    --      INPUT                0    0    0    1  HOUR0
  37      -     -    -    09      INPUT                0    0    0    1  HOUR1
   5      -     -    -    05      INPUT                0    0    0    1  HOUR2
   6      -     -    -    04      INPUT                0    0    0    1  HOUR3
  10      -     -    -    01      INPUT                0    0    0    1  M_1MIN0
   7      -     -    -    03      INPUT                0    0    0    1  M_1MIN1
  54      -     -    -    21      INPUT                0    0    0    1  M_1MIN2
  58      -     -    C    --      INPUT                0    0    0    1  M_1MIN3
  78      -     -    -    24      INPUT                0    0    0    1  M_10MIN0
  80      -     -    -    23      INPUT                0    0    0    1  M_10MIN1
  30      -     -    C    --      INPUT                0    0    0    1  M_10MIN2
  53      -     -    -    20      INPUT                0    0    0    1  M_10MIN3
  84      -     -    -    --      INPUT                0    0    0    2  S_1MS0
  79      -     -    -    24      INPUT                0    0    0    2  S_1MS1
   9      -     -    -    02      INPUT                0    0    0    2  S_1MS2
  29      -     -    C    --      INPUT                0    0    0    2  S_1MS3
  38      -     -    -    10      INPUT                0    0    0    1  S_1S0
  39      -     -    -    11      INPUT                0    0    0    1  S_1S1
  61      -     -    C    --      INPUT                0    0    0    1  S_1S2
   8      -     -    -    03      INPUT                0    0    0    1  S_1S3
  44      -     -    -    --      INPUT                0    0    0    2  S_10MS0
  59      -     -    C    --      INPUT                0    0    0    2  S_10MS1
  81      -     -    -    22      INPUT                0    0    0    2  S_10MS2
  50      -     -    -    17      INPUT                0    0    0    2  S_10MS3
  62      -     -    C    --      INPUT                0    0    0    1  S_10S0
  28      -     -    C    --      INPUT                0    0    0    1  S_10S1
  60      -     -    C    --      INPUT                0    0    0    1  S_10S2
  49      -     -    -    16      INPUT                0    0    0    1  S_10S3
  51      -     -    -    18      INPUT                0    0    0    1  S_100MS0
  52      -     -    -    19      INPUT                0    0    0    1  S_100MS1
   3      -     -    -    12      INPUT                0    0    0    1  S_100MS2
  11      -     -    -    01      INPUT                0    0    0    1  S_100MS3


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable
G = Global Source. Fan-out destinations counted here do not include destinations
that are driven using global routing resources. Refer to the Auto Global Signals,
Clock Signals, Clear Signals, Synchronous Load Signals, and Synchronous Clear Signals
Sections of this Report File for information on which signals' fan-outs are used as
Clock, Clear, Preset, Output Enable, and synchronous Load signals.


Device-Specific Information:                                   c:\new\mulx.rpt
mulx

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  35      -     -    -    06     OUTPUT                0    1    0    0  OUTBCD0
  19      -     -    A    --     OUTPUT                0    1    0    0  OUTBCD1
  17      -     -    A    --     OUTPUT                0    1    0    0  OUTBCD2
  24      -     -    B    --     OUTPUT                0    1    0    0  OUTBCD3
  23      -     -    B    --     OUTPUT                0    1    0    0  SEG0
  27      -     -    C    --     OUTPUT                0    1    0    0  SEG1
  36      -     -    -    07     OUTPUT                0    1    0    0  SEG2


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                                   c:\new\mulx.rpt
mulx

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      8     -    C    11       AND2                0    2    0   11  |LPM_ADD_SUB:114|addcore:adder|:55
   -      3     -    C    11        OR2                0    3    0    1  |LPM_ADD_SUB:114|addcore:adder|:69
   -      6     -    C    10       DFFE   +            1    2    1    0  :36
   -      3     -    C    03       DFFE   +            1    2    1    0  :38
   -      6     -    C    06       DFFE   +            1    2    1    0  :40
   -      2     -    C    05       DFFE   +            1    2    1    0  :42
   -      7     -    C    07       DFFE   +            0    2    1    0  :44
   -      1     -    C    07       DFFE   +            0    2    1    0  :46
   -      4     -    C    07       DFFE   +            0    4    1    0  :48
   -      1     -    C    11       DFFE   +    !       1    2    0   21  COUNT3 (:50)
   -      2     -    C    11       DFFE   +    !       1    2    0   20  COUNT2 (:51)
   -      6     -    C    11       DFFE   +    !       1    2    0   11  COUNT1 (:52)
   -      5     -    C    11       DFFE   +    !       1    0    0   11  COUNT0 (:53)
   -      4     -    C    11       AND2                0    4    0    7  :89
   -      5     -    C    07       AND2                0    4    0    4  :543
   -      1     -    C    10        OR2                2    2    0    1  :546
   -      3     -    C    10       AND2                1    3    0    1  :559
   -      2     -    C    10        OR2                0    4    0    1  :560
   -      3     -    C    07       AND2                0    4    0    4  :567

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -