📄 divd10.syr
字号:
Release 6.3i - xst G.35Copyright (c) 1995-2004 Xilinx, Inc. All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.81 s | Elapsed : 0.00 / 1.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.81 s | Elapsed : 0.00 / 1.00 s --> Reading design: divd10.prjTABLE OF CONTENTS 1) Synthesis Options Summary 2) HDL Compilation 3) HDL Analysis 4) HDL Synthesis 5) Advanced HDL Synthesis 5.1) HDL Synthesis Report 6) Low Level Synthesis 7) Final Report 7.1) Device utilization summary 7.2) TIMING REPORT=========================================================================* Synthesis Options Summary *=========================================================================---- Source ParametersInput File Name : divd10.prjInput Format : mixedIgnore Synthesis Constraint File : NOVerilog Include Directory : ---- Target ParametersOutput File Name : divd10Output Format : NGCTarget Device : xc3s50-5-pq208---- Source OptionsTop Module Name : divd10Automatic FSM Extraction : YESFSM Encoding Algorithm : AutoFSM Style : lutRAM Extraction : YesRAM Style : AutoROM Extraction : YesROM Style : AutoMux Extraction : YESMux Style : AutoDecoder Extraction : YESPriority Encoder Extraction : YESShift Register Extraction : YESLogical Shifter Extraction : YESXOR Collapsing : YESResource Sharing : YESMultiplier Style : autoAutomatic Register Balancing : No---- Target OptionsAdd IO Buffers : YESGlobal Maximum Fanout : 500Add Generic Clock Buffer(BUFG) : 8Register Duplication : YESEquivalent register Removal : YESSlice Packing : YESPack IO Registers into IOBs : auto---- General OptionsOptimization Goal : SpeedOptimization Effort : 1Keep Hierarchy : NOGlobal Optimization : AllClockNetsRTL Output : YesWrite Timing Constraints : NOHierarchy Separator : _Bus Delimiter : <>Case Specifier : maintainSlice Utilization Ratio : 100Slice Utilization Ratio Delta : 5---- Other Optionslso : divd10.lsoRead Cores : YEScross_clock_analysis : NOverilog2001 : YESOptimize Instantiated Primitives : NO==================================================================================================================================================* HDL Compilation *=========================================================================Compiling vhdl file F:/PUSHPA/cpld_trainer/softwares/UPDOWNCNT_C/divd10.vhd in Library work.Architecture behavioral of Entity divd10 is up to date.=========================================================================* HDL Analysis *=========================================================================Analyzing Entity <divd10> (Architecture <behavioral>).Entity <divd10> analyzed. Unit <divd10> generated.=========================================================================* HDL Synthesis *=========================================================================Synthesizing Unit <divd10>. Related source file is F:/PUSHPA/cpld_trainer/softwares/UPDOWNCNT_C/divd10.vhd. Found 3-bit comparator less for signal <$n0003> created at line 22. Found 3-bit up counter for signal <dvd10>. Found 1-bit register for signal <t>. Summary: inferred 1 Counter(s). inferred 1 D-type flip-flop(s). inferred 1 Comparator(s).Unit <divd10> synthesized.=========================================================================* Advanced HDL Synthesis *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Advanced Registered AddSub inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# Counters : 1 3-bit up counter : 1# Registers : 1 1-bit register : 1# Comparators : 1 3-bit comparator less : 1==================================================================================================================================================* Low Level Synthesis *=========================================================================Optimizing unit <divd10> ...Loading device for application Xst from file '3s50.nph' in environment E:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block divd10, actual ratio is 0.=========================================================================* Final Report *=========================================================================Final ResultsRTL Top Level Output File Name : divd10.ngrTop Level Output File Name : divd10Output Format : NGCOptimization Goal : SpeedKeep Hierarchy : NODesign Statistics# IOs : 2Macro Statistics :# Registers : 2# 1-bit register : 1# 3-bit register : 1# Comparators : 1# 3-bit comparator less : 1Cell Usage :# BELS : 4# LUT1_L : 2# LUT2_L : 1# LUT3_L : 1# FlipFlops/Latches : 4# FDE : 1# FDR : 3# Clock Buffers : 1# BUFGP : 1# IO Buffers : 1# OBUF : 1=========================================================================Device utilization summary:---------------------------Selected Device : 3s50pq208-5 Number of Slices: 2 out of 768 0% Number of Slice Flip Flops: 4 out of 1536 0% Number of 4 input LUTs: 4 out of 1536 0% Number of bonded IOBs: 1 out of 124 0% Number of GCLKs: 1 out of 8 12% =========================================================================TIMING REPORTNOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE. FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT GENERATED AFTER PLACE-and-ROUTE.Clock Information:-----------------------------------------------------+------------------------+-------+Clock Signal | Clock buffer(FF name) | Load |-----------------------------------+------------------------+-------+clkin | BUFGP | 4 |-----------------------------------+------------------------+-------+Timing Summary:---------------Speed Grade: -5 Minimum period: 2.176ns (Maximum Frequency: 459.559MHz) Minimum input arrival time before clock: No path found Maximum output required time after clock: 5.331ns Maximum combinational path delay: No path foundTiming Detail:--------------All values displayed in nanoseconds (ns)-------------------------------------------------------------------------Timing constraint: Default period analysis for Clock 'clkin'Delay: 2.176ns (Levels of Logic = 0) Source: dvd10_2 (FF) Destination: dvd10_1 (FF) Source Clock: clkin rising Destination Clock: clkin rising Data Path: dvd10_2 to dvd10_1 Gate Net Cell:in->out fanout Delay Delay Logical Name (Net Name) ---------------------------------------- ------------ FDR:C->Q 5 0.626 0.658 dvd10_2 (dvd10_2) FDR:R 0.892 dvd10_2 ---------------------------------------- Total 2.176ns (1.518ns logic, 0.658ns route) (69.8% logic, 30.2% route)-------------------------------------------------------------------------Timing constraint: Default OFFSET OUT AFTER for Clock 'clkin'Offset: 5.331ns (Levels of Logic = 1) Source: t (FF) Destination: clkout (PAD) Source Clock: clkin rising Data Path: t to clkout Gate Net Cell:in->out fanout Delay Delay Logical Name (Net Name) ---------------------------------------- ------------ FDE:C->Q 2 0.626 0.465 t (t) OBUF:I->O 4.240 clkout_OBUF (clkout) ---------------------------------------- Total 5.331ns (4.866ns logic, 0.465ns route) (91.3% logic, 8.7% route)=========================================================================CPU : 11.53 / 13.14 s | Elapsed : 12.00 / 13.00 s --> Total memory usage is 61628 kilobytes
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -