📄 fulladdr.syr
字号:
Release 6.3i - xst G.35Copyright (c) 1995-2004 Xilinx, Inc. All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.80 s | Elapsed : 0.00 / 1.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.80 s | Elapsed : 0.00 / 1.00 s --> Reading design: fulladdr.prjTABLE OF CONTENTS 1) Synthesis Options Summary 2) HDL Compilation 3) HDL Analysis 4) HDL Synthesis 5) Advanced HDL Synthesis 5.1) HDL Synthesis Report 6) Low Level Synthesis 7) Final Report 7.1) Device utilization summary 7.2) TIMING REPORT=========================================================================* Synthesis Options Summary *=========================================================================---- Source ParametersInput File Name : fulladdr.prjInput Format : mixedIgnore Synthesis Constraint File : NOVerilog Include Directory : ---- Target ParametersOutput File Name : fulladdrOutput Format : NGCTarget Device : xc3s50-5-pq208---- Source OptionsTop Module Name : fulladdrAutomatic FSM Extraction : YESFSM Encoding Algorithm : AutoFSM Style : lutRAM Extraction : YesRAM Style : AutoROM Extraction : YesROM Style : AutoMux Extraction : YESMux Style : AutoDecoder Extraction : YESPriority Encoder Extraction : YESShift Register Extraction : YESLogical Shifter Extraction : YESXOR Collapsing : YESResource Sharing : YESMultiplier Style : autoAutomatic Register Balancing : No---- Target OptionsAdd IO Buffers : YESGlobal Maximum Fanout : 500Add Generic Clock Buffer(BUFG) : 8Register Duplication : YESEquivalent register Removal : YESSlice Packing : YESPack IO Registers into IOBs : auto---- General OptionsOptimization Goal : SpeedOptimization Effort : 1Keep Hierarchy : NOGlobal Optimization : AllClockNetsRTL Output : YesWrite Timing Constraints : NOHierarchy Separator : _Bus Delimiter : <>Case Specifier : maintainSlice Utilization Ratio : 100Slice Utilization Ratio Delta : 5---- Other Optionslso : fulladdr.lsoRead Cores : YEScross_clock_analysis : NOverilog2001 : YESOptimize Instantiated Primitives : NO==================================================================================================================================================* HDL Compilation *=========================================================================Compiling vhdl file G:/vijay_FPGA_LAB/alu_2bit/fulladder.vhd in Library work.Architecture behavioral of Entity fulladdr is up to date.=========================================================================* HDL Analysis *=========================================================================Analyzing Entity <fulladdr> (Architecture <behavioral>).Entity <fulladdr> analyzed. Unit <fulladdr> generated.=========================================================================* HDL Synthesis *=========================================================================Synthesizing Unit <fulladdr>. Related source file is G:/vijay_FPGA_LAB/alu_2bit/fulladder.vhd.Unit <fulladdr> synthesized.=========================================================================* Advanced HDL Synthesis *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Advanced Registered AddSub inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportFound no macro==================================================================================================================================================* Low Level Synthesis *=========================================================================Optimizing unit <fulladdr> ...Loading device for application Xst from file '3s50.nph' in environment E:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block fulladdr, actual ratio is 0.=========================================================================* Final Report *=========================================================================Final ResultsRTL Top Level Output File Name : fulladdr.ngrTop Level Output File Name : fulladdrOutput Format : NGCOptimization Goal : SpeedKeep Hierarchy : NODesign Statistics# IOs : 5Cell Usage :# BELS : 2# LUT3 : 2# IO Buffers : 5# IBUF : 3# OBUF : 2=========================================================================Device utilization summary:---------------------------Selected Device : 3s50pq208-5 Number of Slices: 1 out of 768 0% Number of 4 input LUTs: 2 out of 1536 0% Number of bonded IOBs: 5 out of 124 4% =========================================================================TIMING REPORTNOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE. FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT GENERATED AFTER PLACE-and-ROUTE.Clock Information:------------------No clock signals found in this designTiming Summary:---------------Speed Grade: -5 Minimum period: No path found Minimum input arrival time before clock: No path found Maximum output required time after clock: No path found Maximum combinational path delay: 7.103nsTiming Detail:--------------All values displayed in nanoseconds (ns)-------------------------------------------------------------------------Timing constraint: Default path analysisDelay: 7.103ns (Levels of Logic = 3) Source: b (PAD) Destination: cout (PAD) Data Path: b to cout Gate Net Cell:in->out fanout Delay Delay Logical Name (Net Name) ---------------------------------------- ------------ IBUF:I->O 2 1.679 0.465 b_IBUF (b_IBUF) LUT3:I0->O 1 0.479 0.240 cout1 (cout_OBUF) OBUF:I->O 4.240 cout_OBUF (cout) ---------------------------------------- Total 7.103ns (6.398ns logic, 0.705ns route) (90.1% logic, 9.9% route)=========================================================================CPU : 10.52 / 12.09 s | Elapsed : 10.00 / 12.00 s --> Total memory usage is 61688 kilobytes
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -