⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 dflip.syr

📁 this programs gives the functionality of 2bit alu
💻 SYR
字号:
Release 6.3i - xst G.35Copyright (c) 1995-2004 Xilinx, Inc.  All rights reserved.--> Parameter TMPDIR set to __projnavCPU : 0.00 / 0.80 s | Elapsed : 0.00 / 1.00 s --> Parameter xsthdpdir set to ./xstCPU : 0.00 / 0.80 s | Elapsed : 0.00 / 1.00 s --> Reading design: dflip.prjTABLE OF CONTENTS  1) Synthesis Options Summary  2) HDL Compilation  3) HDL Analysis  4) HDL Synthesis  5) Advanced HDL Synthesis     5.1) HDL Synthesis Report  6) Low Level Synthesis  7) Final Report     7.1) Device utilization summary     7.2) TIMING REPORT=========================================================================*                      Synthesis Options Summary                        *=========================================================================---- Source ParametersInput File Name                    : dflip.prjInput Format                       : mixedIgnore Synthesis Constraint File   : NOVerilog Include Directory          : ---- Target ParametersOutput File Name                   : dflipOutput Format                      : NGCTarget Device                      : xc3s50-5-pq208---- Source OptionsTop Module Name                    : dflipAutomatic FSM Extraction           : YESFSM Encoding Algorithm             : AutoFSM Style                          : lutRAM Extraction                     : YesRAM Style                          : AutoROM Extraction                     : YesROM Style                          : AutoMux Extraction                     : YESMux Style                          : AutoDecoder Extraction                 : YESPriority Encoder Extraction        : YESShift Register Extraction          : YESLogical Shifter Extraction         : YESXOR Collapsing                     : YESResource Sharing                   : YESMultiplier Style                   : autoAutomatic Register Balancing       : No---- Target OptionsAdd IO Buffers                     : YESGlobal Maximum Fanout              : 500Add Generic Clock Buffer(BUFG)     : 8Register Duplication               : YESEquivalent register Removal        : YESSlice Packing                      : YESPack IO Registers into IOBs        : auto---- General OptionsOptimization Goal                  : SpeedOptimization Effort                : 1Keep Hierarchy                     : NOGlobal Optimization                : AllClockNetsRTL Output                         : YesWrite Timing Constraints           : NOHierarchy Separator                : _Bus Delimiter                      : <>Case Specifier                     : maintainSlice Utilization Ratio            : 100Slice Utilization Ratio Delta      : 5---- Other Optionslso                                : dflip.lsoRead Cores                         : YEScross_clock_analysis               : NOverilog2001                        : YESOptimize Instantiated Primitives   : NO==================================================================================================================================================*                          HDL Compilation                              *=========================================================================Compiling vhdl file G:/vijay_FPGA_LAB/alu_2bit/dflipflop.vhd in Library work.Architecture behavioral of Entity dflipflop is up to date.Compiling vhdl file G:/vijay_FPGA_LAB/alu_2bit/invtr.vhd in Library work.Architecture behavioral of Entity invtr is up to date.Compiling vhdl file G:/vijay_FPGA_LAB/alu_2bit/buff.vhd in Library work.Entity <buff> (Architecture <behavioral>) compiled.Compiling vhdl file G:/vijay_FPGA_LAB/alu_2bit/dflip.vhd in Library work.Entity <dflip> (Architecture <behavioral>) compiled.=========================================================================*                            HDL Analysis                               *=========================================================================Analyzing Entity <dflip> (Architecture <behavioral>).Entity <dflip> analyzed. Unit <dflip> generated.Analyzing Entity <dflipflop> (Architecture <behavioral>).Entity <dflipflop> analyzed. Unit <dflipflop> generated.Analyzing Entity <invtr> (Architecture <behavioral>).Entity <invtr> analyzed. Unit <invtr> generated.Analyzing Entity <buff> (Architecture <behavioral>).Entity <buff> analyzed. Unit <buff> generated.=========================================================================*                           HDL Synthesis                               *=========================================================================Synthesizing Unit <buff>.    Related source file is G:/vijay_FPGA_LAB/alu_2bit/buff.vhd.Unit <buff> synthesized.Synthesizing Unit <invtr>.    Related source file is G:/vijay_FPGA_LAB/alu_2bit/invtr.vhd.Unit <invtr> synthesized.Synthesizing Unit <dflipflop>.    Related source file is G:/vijay_FPGA_LAB/alu_2bit/dflipflop.vhd.    Found 1-bit register for signal <dout>.    Summary:	inferred   1 D-type flip-flop(s).Unit <dflipflop> synthesized.Synthesizing Unit <dflip>.    Related source file is G:/vijay_FPGA_LAB/alu_2bit/dflip.vhd.WARNING:Xst:1780 - Signal <temp2> is never used or assigned.Unit <dflip> synthesized.=========================================================================*                       Advanced HDL Synthesis                          *=========================================================================Advanced RAM inference ...Advanced multiplier inference ...Advanced Registered AddSub inference ...Dynamic shift register inference ...=========================================================================HDL Synthesis ReportMacro Statistics# Registers                        : 2 1-bit register                    : 2==================================================================================================================================================*                         Low Level Synthesis                           *=========================================================================WARNING:Xst:1989 - Unit <dflip>: instances <u1>, <XLXI_6> of unit <dflipflop> are equivalent, second instance is removedOptimizing unit <dflip> ...Loading device for application Xst from file '3s50.nph' in environment E:/Xilinx.Mapping all equations...Building and optimizing final netlist ...Found area constraint ratio of 100 (+ 5) on block dflip, actual ratio is 0.=========================================================================*                            Final Report                               *=========================================================================Final ResultsRTL Top Level Output File Name     : dflip.ngrTop Level Output File Name         : dflipOutput Format                      : NGCOptimization Goal                  : SpeedKeep Hierarchy                     : NODesign Statistics# IOs                              : 3Macro Statistics :# Registers                        : 2#      1-bit register              : 2Cell Usage :# BELS                             : 1#      LUT1_L                      : 1# FlipFlops/Latches                : 1#      FD                          : 1# Clock Buffers                    : 1#      BUFGP                       : 1# IO Buffers                       : 2#      OBUF                        : 2=========================================================================Device utilization summary:---------------------------Selected Device : 3s50pq208-5  Number of Slices:                       1  out of    768     0%   Number of Slice Flip Flops:             1  out of   1536     0%   Number of 4 input LUTs:                 1  out of   1536     0%   Number of bonded IOBs:                  2  out of    124     1%   Number of GCLKs:                        1  out of      8    12%  =========================================================================TIMING REPORTNOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.      FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT      GENERATED AFTER PLACE-and-ROUTE.Clock Information:-----------------------------------------------------+------------------------+-------+Clock Signal                       | Clock buffer(FF name)  | Load  |-----------------------------------+------------------------+-------+clk                                | BUFGP                  | 1     |-----------------------------------+------------------------+-------+Timing Summary:---------------Speed Grade: -5   Minimum period: 1.746ns (Maximum Frequency: 572.738MHz)   Minimum input arrival time before clock: No path found   Maximum output required time after clock: 5.910ns   Maximum combinational path delay: No path foundTiming Detail:--------------All values displayed in nanoseconds (ns)-------------------------------------------------------------------------Timing constraint: Default period analysis for Clock 'clk'Delay:               1.746ns (Levels of Logic = 1)  Source:            u1_dout (FF)  Destination:       u1_dout (FF)  Source Clock:      clk rising  Destination Clock: clk rising  Data Path: u1_dout to u1_dout                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     FD:C->Q               2   0.626   0.465  u1_dout (u1_dout)     LUT1_L:I0->LO         2   0.479   0.000  XLXI_7_o1 (temp1)     FD:D                      0.176          u1_dout    ----------------------------------------    Total                      1.746ns (1.281ns logic, 0.465ns route)                                       (73.4% logic, 26.6% route)-------------------------------------------------------------------------Timing constraint: Default OFFSET OUT AFTER for Clock 'clk'Offset:              5.910ns (Levels of Logic = 2)  Source:            u1_dout (FF)  Destination:       ben2 (PAD)  Source Clock:      clk rising  Data Path: u1_dout to ben2                                Gate     Net    Cell:in->out      fanout   Delay   Delay  Logical Name (Net Name)    ----------------------------------------  ------------     FD:C->Q               2   0.626   0.465  u1_dout (u1_dout)     LUT1_L:I0->LO         2   0.479   0.100  XLXI_7_o1 (temp1)     OBUF:I->O                 4.240          ben2_OBUF (ben2)    ----------------------------------------    Total                      5.910ns (5.345ns logic, 0.565ns route)                                       (90.4% logic, 9.6% route)=========================================================================CPU : 10.48 / 12.06 s | Elapsed : 11.00 / 12.00 s --> Total memory usage is 61688 kilobytes

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -