📄 mc9s08jm60.inc
字号:
; Based on CPU DB MC9S08JM60_64, version 3.00.001 (RegistersPrg V2.18)
; ###################################################################
; Filename : mc9s08jm60.inc
; Processor : MC9S08JM60CPUE
; FileFormat: V2.18
; DataSheet : MC9S08JM60 Rev. 1.0 Draft L 4/2007
; Compiler : CodeWarrior compiler
; Date/Time : 26.7.2007, 15:33
; Abstract :
; This header implements the mapping of I/O devices.
;
; (c) Copyright UNIS, spol. s r.o. 1997-2006
; UNIS, spol. s r.o.
; Jundrovska 33
; 624 00 Brno
; Czech Republic
; http : www.processorexpert.com
; mail : info@processorexpert.com
;
; File-Format-Revisions:
; - 19.07.2007, V2.18 :
; - Improved number of blanked lines inside register structures
;
; CPU Registers Revisions:
; - 26.07.2007, V3.00.000:
; - Structure of SDIDx register changed for correct support both register names SDID/SDIDL to keep backward compatibility. Bit access removed as it is no meaningfull.
; ###################################################################
;*** Memory Map and Interrupt Vectors
;******************************************
ROMStart: equ $00001960
ROMEnd: equ $0000FFAD
Z_RAMStart: equ $000000B0
Z_RAMEnd: equ $000000FF
RAMStart: equ $00000100
RAMEnd: equ $000010AF
RAM1Start: equ $00001860
RAM1End: equ $0000195F
ROM1Start: equ $000010B0
ROM1End: equ $000017FF
ROM2Start: equ $0000FFC0
ROM2End: equ $0000FFC3
;
Vrtc: equ $0000FFC4
Viic: equ $0000FFC6
Vacmp: equ $0000FFC8
Vadc: equ $0000FFCA
Vkeyboard: equ $0000FFCC
Vsci2tx: equ $0000FFCE
Vsci2rx: equ $0000FFD0
Vsci2err: equ $0000FFD2
Vsci1tx: equ $0000FFD4
Vsci1rx: equ $0000FFD6
Vsci1err: equ $0000FFD8
Vtpm2ovf: equ $0000FFDA
Vtpm2ch1: equ $0000FFDC
Vtpm2ch0: equ $0000FFDE
Vtpm1ovf: equ $0000FFE0
Vtpm1ch5: equ $0000FFE2
Vtpm1ch4: equ $0000FFE4
Vtpm1ch3: equ $0000FFE6
Vtpm1ch2: equ $0000FFE8
Vtpm1ch1: equ $0000FFEA
Vtpm1ch0: equ $0000FFEC
VReserved: equ $0000FFEE
Vusb: equ $0000FFF0
Vspi2: equ $0000FFF2
Vspi1: equ $0000FFF4
Vlol: equ $0000FFF6
Vlvd: equ $0000FFF8
Virq: equ $0000FFFA
Vswi: equ $0000FFFC
Vreset: equ $0000FFFE
;
;*** PTAD - Port A Data Register; 0x00000000 ***
PTAD: equ $00000000 ;*** PTAD - Port A Data Register; 0x00000000 ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
PTAD_PTAD0: equ 0 ; Port A Data Register Bit 0
PTAD_PTAD1: equ 1 ; Port A Data Register Bit 1
PTAD_PTAD2: equ 2 ; Port A Data Register Bit 2
PTAD_PTAD3: equ 3 ; Port A Data Register Bit 3
PTAD_PTAD4: equ 4 ; Port A Data Register Bit 4
PTAD_PTAD5: equ 5 ; Port A Data Register Bit 5
; bit position masks
mPTAD_PTAD0: equ %00000001
mPTAD_PTAD1: equ %00000010
mPTAD_PTAD2: equ %00000100
mPTAD_PTAD3: equ %00001000
mPTAD_PTAD4: equ %00010000
mPTAD_PTAD5: equ %00100000
;*** PTADD - Port A Data Direction Register; 0x00000001 ***
PTADD: equ $00000001 ;*** PTADD - Port A Data Direction Register; 0x00000001 ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
PTADD_PTADD0: equ 0 ; Data Direction for Port A Bit 0
PTADD_PTADD1: equ 1 ; Data Direction for Port A Bit 1
PTADD_PTADD2: equ 2 ; Data Direction for Port A Bit 2
PTADD_PTADD3: equ 3 ; Data Direction for Port A Bit 3
PTADD_PTADD4: equ 4 ; Data Direction for Port A Bit 4
PTADD_PTADD5: equ 5 ; Data Direction for Port A Bit 5
; bit position masks
mPTADD_PTADD0: equ %00000001
mPTADD_PTADD1: equ %00000010
mPTADD_PTADD2: equ %00000100
mPTADD_PTADD3: equ %00001000
mPTADD_PTADD4: equ %00010000
mPTADD_PTADD5: equ %00100000
;*** PTBD - Port B Data Register; 0x00000002 ***
PTBD: equ $00000002 ;*** PTBD - Port B Data Register; 0x00000002 ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
PTBD_PTBD0: equ 0 ; Port B Data Register Bit 0
PTBD_PTBD1: equ 1 ; Port B Data Register Bit 1
PTBD_PTBD2: equ 2 ; Port B Data Register Bit 2
PTBD_PTBD3: equ 3 ; Port B Data Register Bit 3
PTBD_PTBD4: equ 4 ; Port B Data Register Bit 4
PTBD_PTBD5: equ 5 ; Port B Data Register Bit 5
PTBD_PTBD6: equ 6 ; Port B Data Register Bit 6
PTBD_PTBD7: equ 7 ; Port B Data Register Bit 7
; bit position masks
mPTBD_PTBD0: equ %00000001
mPTBD_PTBD1: equ %00000010
mPTBD_PTBD2: equ %00000100
mPTBD_PTBD3: equ %00001000
mPTBD_PTBD4: equ %00010000
mPTBD_PTBD5: equ %00100000
mPTBD_PTBD6: equ %01000000
mPTBD_PTBD7: equ %10000000
;*** PTBDD - Port B Data Direction Register; 0x00000003 ***
PTBDD: equ $00000003 ;*** PTBDD - Port B Data Direction Register; 0x00000003 ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
PTBDD_PTBDD0: equ 0 ; Data Direction for Port B Bit 0
PTBDD_PTBDD1: equ 1 ; Data Direction for Port B Bit 1
PTBDD_PTBDD2: equ 2 ; Data Direction for Port B Bit 2
PTBDD_PTBDD3: equ 3 ; Data Direction for Port B Bit 3
PTBDD_PTBDD4: equ 4 ; Data Direction for Port B Bit 4
PTBDD_PTBDD5: equ 5 ; Data Direction for Port B Bit 5
PTBDD_PTBDD6: equ 6 ; Data Direction for Port B Bit 6
PTBDD_PTBDD7: equ 7 ; Data Direction for Port B Bit 7
; bit position masks
mPTBDD_PTBDD0: equ %00000001
mPTBDD_PTBDD1: equ %00000010
mPTBDD_PTBDD2: equ %00000100
mPTBDD_PTBDD3: equ %00001000
mPTBDD_PTBDD4: equ %00010000
mPTBDD_PTBDD5: equ %00100000
mPTBDD_PTBDD6: equ %01000000
mPTBDD_PTBDD7: equ %10000000
;*** PTCD - Port C Data Register; 0x00000004 ***
PTCD: equ $00000004 ;*** PTCD - Port C Data Register; 0x00000004 ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
PTCD_PTCD0: equ 0 ; Port C Data Register Bit 0
PTCD_PTCD1: equ 1 ; Port C Data Register Bit 1
PTCD_PTCD2: equ 2 ; Port C Data Register Bit 2
PTCD_PTCD3: equ 3 ; Port C Data Register Bit 3
PTCD_PTCD4: equ 4 ; Port C Data Register Bit 4
PTCD_PTCD5: equ 5 ; Port C Data Register Bit 5
PTCD_PTCD6: equ 6 ; Port C Data Register Bit 6
; bit position masks
mPTCD_PTCD0: equ %00000001
mPTCD_PTCD1: equ %00000010
mPTCD_PTCD2: equ %00000100
mPTCD_PTCD3: equ %00001000
mPTCD_PTCD4: equ %00010000
mPTCD_PTCD5: equ %00100000
mPTCD_PTCD6: equ %01000000
;*** PTCDD - Port C Data Direction Register; 0x00000005 ***
PTCDD: equ $00000005 ;*** PTCDD - Port C Data Direction Register; 0x00000005 ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
PTCDD_PTCDD0: equ 0 ; Data Direction for Port C Bit 0
PTCDD_PTCDD1: equ 1 ; Data Direction for Port C Bit 1
PTCDD_PTCDD2: equ 2 ; Data Direction for Port C Bit 2
PTCDD_PTCDD3: equ 3 ; Data Direction for Port C Bit 3
PTCDD_PTCDD4: equ 4 ; Data Direction for Port C Bit 4
PTCDD_PTCDD5: equ 5 ; Data Direction for Port C Bit 5
PTCDD_PTCDD6: equ 6 ; Data Direction for Port C Bit 6
; bit position masks
mPTCDD_PTCDD0: equ %00000001
mPTCDD_PTCDD1: equ %00000010
mPTCDD_PTCDD2: equ %00000100
mPTCDD_PTCDD3: equ %00001000
mPTCDD_PTCDD4: equ %00010000
mPTCDD_PTCDD5: equ %00100000
mPTCDD_PTCDD6: equ %01000000
;*** PTDD - Port D Data Register; 0x00000006 ***
PTDD: equ $00000006 ;*** PTDD - Port D Data Register; 0x00000006 ***
; bit numbers for usage in BCLR, BSET, BRCLR and BRSET
PTDD_PTDD0: equ 0 ; Port D Data Register Bit 0
PTDD_PTDD1: equ 1 ; Port D Data Register Bit 1
PTDD_PTDD2: equ 2 ; Port D Data Register Bit 2
PTDD_PTDD3: equ 3 ; Port D Data Register Bit 3
PTDD_PTDD4: equ 4 ; Port D Data Register Bit 4
PTDD_PTDD5: equ 5 ; Port D Data Register Bit 5
PTDD_PTDD6: equ 6 ; Port D Data Register Bit 6
PTDD_PTDD7: equ 7 ; Port D Data Register Bit 7
; bit position masks
mPTDD_PTDD0: equ %00000001
mPTDD_PTDD1: equ %00000010
mPTDD_PTDD2: equ %00000100
mPTDD_PTDD3: equ %00001000
mPTDD_PTDD4: equ %00010000
mPTDD_PTDD5: equ %00100000
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -