⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 hzxs.rpt

📁 以FPGA芯片为核心
💻 RPT
📖 第 1 页 / 共 3 页
字号:
Project Information                                 f:\eda\45\k6\hzxs\hzxs.rpt

MAX+plus II Compiler Report File
Version 10.2 07/10/2002
Compiled: 12/24/2008 16:08:59

Copyright (C) 1988-2002 Altera Corporation
Any megafunction design, and related net list (encrypted or decrypted),
support information, device programming or simulation file, and any other
associated documentation or information provided by Altera or a partner
under Altera's Megafunction Partnership Program may be used only to
program PLD devices (but not masked PLD devices) from Altera.  Any other
use of such megafunction design, net list, support information, device
programming or simulation file, or any other related documentation or
information is prohibited for any other purpose, including, but not
limited to modification, reverse engineering, de-compiling, or use with
any other silicon devices, unless such use is explicitly licensed under
a separate agreement with Altera or a megafunction partner.  Title to
the intellectual property, including patents, copyrights, trademarks,
trade secrets, or maskworks, embodied in any such megafunction design,
net list, support information, device programming or simulation file, or
any other related documentation or information provided by Altera or a
megafunction partner, remains with Altera, the megafunction partner, or
their respective licensors.  No other licenses, including any licenses
needed under any third party's intellectual property, are provided herein.



***** Project compilation was successful


HZXS


** DEVICE SUMMARY **

Chip/                     Input Output Bidir  Memory  Memory  			 LCs
POF       Device          Pins  Pins   Pins   Bits % Utilized  LCs  % Utilized

hzxs      EPF10K20TC144-4  2      20     0    0         0  %    64       5  %

User Pins:                 2      20     0  



Project Information                                 f:\eda\45\k6\hzxs\hzxs.rpt

** PIN/LOCATION/CHIP ASSIGNMENTS **

                  Actual                  
    User       Assignments                
Assignments   (if different)     Node Name

hzxs@23                           CLK
hzxs@26                           CLK1
hzxs@60                           L0
hzxs@62                           L1
hzxs@63                           L2
hzxs@64                           L3
hzxs@65                           L4
hzxs@67                           L5
hzxs@68                           L6
hzxs@69                           L7
hzxs@70                           L8
hzxs@72                           L9
hzxs@73                           L10
hzxs@78                           L11
hzxs@79                           L12
hzxs@80                           L13
hzxs@81                           L14
hzxs@82                           L15
hzxs@20                           SEL0
hzxs@21                           SEL1
hzxs@22                           SEL2
hzxs@28                           SEL3


Project Information                                 f:\eda\45\k6\hzxs\hzxs.rpt

** FILE HIERARCHY **



|lpm_add_sub:51|
|lpm_add_sub:51|addcore:adder|
|lpm_add_sub:51|altshift:result_ext_latency_ffs|
|lpm_add_sub:51|altshift:carry_ext_latency_ffs|
|lpm_add_sub:51|altshift:oflow_ext_latency_ffs|
|lpm_add_sub:5903|
|lpm_add_sub:5903|addcore:adder|
|lpm_add_sub:5903|altshift:result_ext_latency_ffs|
|lpm_add_sub:5903|altshift:carry_ext_latency_ffs|
|lpm_add_sub:5903|altshift:oflow_ext_latency_ffs|


Device-Specific Information:                        f:\eda\45\k6\hzxs\hzxs.rpt
hzxs

***** Logic for device 'hzxs' compiled without errors.




Device: EPF10K20TC144-4

FLEX 10K Configuration Scheme: Passive Serial

Device Options:
    User-Supplied Start-Up Clock               = OFF
    Auto-Restart Configuration on Frame Error  = OFF
    Release Clears Before Tri-States           = OFF
    Enable Chip_Wide Reset                     = OFF
    Enable Chip-Wide Output Enable             = OFF
    Enable INIT_DONE Output                    = OFF
    JTAG User Code                             = 7f
    MultiVolt I/O                              = OFF

                                                                                         
                                                                                         
                R R R R R   R R R R   R R R R   R           R R R R R R R   R R R R R R  
                E E E E E   E E E E   E E E E   E           E E E E E E E   E E E E E E  
                S S S S S   S S S S   S S S S   S G G G G V S S S S S S S   S S S S S S  
                E E E E E G E E E E V E E E E G E N N N N C E E E E E E E V E E E E E E  
                R R R R R N R R R R C R R R R N R D D D D C R R R R R R R C R R R R R R  
                V V V V V D V V V V C V V V V D V I I I I I V V V V V V V C V V V V V V  
                E E E E E I E E E E I E E E E I E N N N N N E E E E E E E I E E E E E E  
                D D D D D O D D D D O D D D D O D T T T T T D D D D D D D O D D D D D D  
              --------------------------------------------------------------------------_ 
             / 144 142 140 138 136 134 132 130 128 126 124 122 120 118 116 114 112 110   |_ 
            /    143 141 139 137 135 133 131 129 127 125 123 121 119 117 115 113 111 109    | 
      #TCK |  1                                                                         108 | ^DATA0 
^CONF_DONE |  2                                                                         107 | ^DCLK 
     ^nCEO |  3                                                                         106 | ^nCE 
      #TDO |  4                                                                         105 | #TDI 
     VCCIO |  5                                                                         104 | GNDIO 
    VCCINT |  6                                                                         103 | GNDINT 
  RESERVED |  7                                                                         102 | RESERVED 
  RESERVED |  8                                                                         101 | RESERVED 
  RESERVED |  9                                                                         100 | RESERVED 
  RESERVED | 10                                                                          99 | RESERVED 
  RESERVED | 11                                                                          98 | RESERVED 
  RESERVED | 12                                                                          97 | RESERVED 
  RESERVED | 13                                                                          96 | RESERVED 
  RESERVED | 14                                                                          95 | RESERVED 
     GNDIO | 15                                                                          94 | VCCIO 
    GNDINT | 16                                                                          93 | VCCINT 
  RESERVED | 17                                                                          92 | RESERVED 
  RESERVED | 18                                                                          91 | RESERVED 
  RESERVED | 19                             EPF10K20TC144-4                              90 | RESERVED 
      SEL0 | 20                                                                          89 | RESERVED 
      SEL1 | 21                                                                          88 | RESERVED 
      SEL2 | 22                                                                          87 | RESERVED 
       CLK | 23                                                                          86 | RESERVED 
     VCCIO | 24                                                                          85 | GNDIO 
    VCCINT | 25                                                                          84 | GNDINT 
      CLK1 | 26                                                                          83 | RESERVED 
  RESERVED | 27                                                                          82 | L15 
      SEL3 | 28                                                                          81 | L14 
  RESERVED | 29                                                                          80 | L13 
  RESERVED | 30                                                                          79 | L12 
  RESERVED | 31                                                                          78 | L11 
  RESERVED | 32                                                                          77 | ^MSEL0 
  RESERVED | 33                                                                          76 | ^MSEL1 
      #TMS | 34                                                                          75 | VCCINT 
  ^nSTATUS | 35                                                                          74 | ^nCONFIG 
  RESERVED | 36                                                                          73 | L10 
           |      38  40  42  44  46  48  50  52  54  56  58  60  62  64  66  68  70  72  _| 
            \   37  39  41  43  45  47  49  51  53  55  57  59  61  63  65  67  69  71   | 
             \--------------------------------------------------------------------------- 
                R R R G R R R R V R R R R G R V V G G G G G R L V L L L L G L L L L V L  
                E E E N E E E E C E E E E N E C C N N N N N E 0 C 1 2 3 4 N 5 6 7 8 C 9  
                S S S D S S S S C S S S S D S C C D D D D D S   C         D         C    
                E E E I E E E E I E E E E I E I I I I I I I E   I         I         I    
                R R R O R R R R O R R R R O R N N N N N N N R   O         O         O    
                V V V   V V V V   V V V V   V T T T T T T T V                            
                E E E   E E E E   E E E E   E               E                            
                D D D   D D D D   D D D D   D               D                            
                                                                                         
                                                                                         


N.C. = No Connect. This pin has no internal connection to the device.
VCCINT = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
VCCIO = Dedicated power pin, which MUST be connected to VCC (5.0 volts).
GNDINT = Dedicated ground pin or unused dedicated input, which MUST be connected to GND.
GNDIO = Dedicated ground pin, which MUST be connected to GND.
RESERVED = Unused I/O pin, which MUST be left unconnected.

^ = Dedicated configuration pin.
+ = Reserved configuration pin, which is tri-stated during user mode.
* = Reserved configuration pin, which drives out in user mode.
PDn = Power Down pin. 
@ = Special-purpose pin. 
# = JTAG Boundary-Scan Testing/In-System Programming or Configuration Pin. The JTAG inputs TMS and TDI should be tied to VCC and TCK should be tied to GND when not in use.
& = JTAG pin used for I/O. When used as user I/O, JTAG pins must be kept stable before and during configuration.  JTAG pin stability prevents accidental loading of JTAG instructions.


Device-Specific Information:                        f:\eda\45\k6\hzxs\hzxs.rpt
hzxs

** RESOURCE USAGE **

Logic                Column       Row                                   
Array                Interconnect Interconnect         Clears/     External  
Block   Logic Cells  Driven       Driven       Clocks  Presets   Interconnect
A1       8/ 8(100%)   2/ 8( 25%)   7/ 8( 87%)    1/2    0/2       7/22( 31%)   
A3       8/ 8(100%)   3/ 8( 37%)   2/ 8( 25%)    0/2    0/2      12/22( 54%)   
A6       8/ 8(100%)   2/ 8( 25%)   2/ 8( 25%)    0/2    0/2      13/22( 59%)   
A7       8/ 8(100%)   2/ 8( 25%)   2/ 8( 25%)    0/2    0/2      15/22( 68%)   
A9       8/ 8(100%)   2/ 8( 25%)   3/ 8( 37%)    0/2    0/2      16/22( 72%)   
A10      8/ 8(100%)   5/ 8( 62%)   5/ 8( 62%)    1/2    0/2       9/22( 40%)   
A12      8/ 8(100%)   3/ 8( 37%)   6/ 8( 75%)    1/2    0/2       4/22( 18%)   
D9       7/ 8( 87%)   5/ 8( 62%)   0/ 8(  0%)    0/2    0/2       8/22( 36%)   
D12      1/ 8( 12%)   1/ 8( 12%)   0/ 8(  0%)    0/2    0/2       2/22(  9%)   


Embedded             Column       Row                                   
Array     Embedded   Interconnect Interconnect         Read/      External  
Block     Cells      Driven       Driven       Clocks  Write    Interconnect


Total dedicated input pins used:                 0/6      (  0%)
Total I/O pins used:                            22/96     ( 22%)
Total logic cells used:                         64/1152   (  5%)
Total embedded cells used:                       0/48     (  0%)
Total EABs used:                                 0/6      (  0%)
Average fan-in:                                 3.45/4    ( 86%)
Total fan-in:                                 221/4608    (  4%)

Total input pins required:                       2
Total input I/O cell registers required:         0
Total output pins required:                     20
Total output I/O cell registers required:        0
Total buried I/O cell registers required:        0
Total bidirectional pins required:               0
Total reserved pins required                     0
Total logic cells required:                     64
Total flipflops required:                        6
Total packed registers required:                 0
Total logic cells in carry chains:               0
Total number of carry chains:                    0
Total logic cells in cascade chains:             0
Total number of cascade chains:                  0
Total single-pin Clock Enables required:         0
Total single-pin Output Enables required:        0

Synthesized logic cells:                        14/1152   (  1%)

Logic Cell and Embedded Cell Counts

Column:  01  02  03  04  05  06  07  08  09  10  11  12  EA  13  14  15  16  17  18  19  20  21  22  23  24  Total(LC/EC)
 A:      8   0   8   0   0   8   8   0   8   8   0   8   0   0   0   0   0   0   0   0   0   0   0   0   0     56/0  
 B:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 C:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 D:      0   0   0   0   0   0   0   0   7   0   0   1   0   0   0   0   0   0   0   0   0   0   0   0   0      8/0  
 E:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  
 F:      0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0   0      0/0  

Total:   8   0   8   0   0   8   8   0  15   8   0   9   0   0   0   0   0   0   0   0   0   0   0   0   0     64/0  



Device-Specific Information:                        f:\eda\45\k6\hzxs\hzxs.rpt
hzxs

** INPUTS **

                                                    Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  23      -     -    D    --      INPUT                0    0    0    2  CLK
  26      -     -    E    --      INPUT                0    0    0    4  CLK1


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                        f:\eda\45\k6\hzxs\hzxs.rpt
hzxs

** OUTPUTS **

       Fed By Fed By                                Fan-In    Fan-Out
 Pin     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
  60      -     -    -    12     OUTPUT                0    0    0    0  L0
  62      -     -    -    11     OUTPUT                0    1    0    0  L1
  63      -     -    -    10     OUTPUT                0    1    0    0  L2
  64      -     -    -    09     OUTPUT                0    1    0    0  L3
  65      -     -    -    09     OUTPUT                0    1    0    0  L4
  67      -     -    -    08     OUTPUT                0    1    0    0  L5
  68      -     -    -    07     OUTPUT                0    1    0    0  L6
  69      -     -    -    06     OUTPUT                0    1    0    0  L7
  70      -     -    -    05     OUTPUT                0    1    0    0  L8
  72      -     -    -    03     OUTPUT                0    1    0    0  L9
  73      -     -    -    01     OUTPUT                0    1    0    0  L10
  78      -     -    F    --     OUTPUT                0    1    0    0  L11
  79      -     -    F    --     OUTPUT                0    1    0    0  L12
  80      -     -    F    --     OUTPUT                0    1    0    0  L13
  81      -     -    F    --     OUTPUT                0    0    0    0  L14
  82      -     -    E    --     OUTPUT                0    0    0    0  L15
  20      -     -    D    --     OUTPUT                0    1    0    0  SEL0
  21      -     -    D    --     OUTPUT                0    1    0    0  SEL1
  22      -     -    D    --     OUTPUT                0    1    0    0  SEL2
  28      -     -    E    --     OUTPUT                0    1    0    0  SEL3


Code:

s = Synthesized pin or logic cell
+ = Synchronous flipflop
/ = Slow slew-rate output
! = NOT gate push-back
r = Fitter-inserted logic cell
@ = Uses single-pin Clock Enable
& = Uses single-pin Output Enable


Device-Specific Information:                        f:\eda\45\k6\hzxs\hzxs.rpt
hzxs

** BURIED LOGIC **

                                                    Fan-In    Fan-Out
 IOC     LC     EC   Row  Col  Primitive    Code      INP  FBK  OUT  FBK  Name
   -      5     -    A    12       DFFE                1    1    0    6  NEXT11 (:23)
   -      7     -    A    12       DFFE                1    0    0    7  NEXT10 (:24)
   -      8     -    A    10       DFFE                1    3    1   16  LIE3 (:25)
   -      5     -    A    10       DFFE                1    2    1   17  LIE2 (:26)
   -      5     -    A    01       DFFE                1    1    1   18  LIE1 (:27)
   -      4     -    A    10       DFFE                1    0    1   19  LIE0 (:28)
   -      7     -    A    07       AND2                0    4    0    1  :1379
   -      6     -    A    10       AND2                0    4    0    3  :1391
   -      4     -    A    09       AND2                0    4    0    2  :1403
   -      1     -    A    07       AND2                0    4    0    3  :1415
   -      2     -    A    01       AND2                0    4    0   11  :1427
   -      1     -    A    10       AND2                0    4    0   11  :1439
   -      2     -    A    06        OR2        !       0    4    0    4  :1451
   -      1     -    D    09        OR2        !       0    4    0    5  :1463
   -      6     -    A    01        OR2        !       0    4    0    4  :1475
   -      8     -    A    01        OR2        !       0    4    0    4  :1487
   -      4     -    A    01        OR2        !       0    4    0    5  :1499
   -      3     -    D    09        OR2                0    4    0    3  :1604
   -      8     -    A    03        OR2                0    3    0    1  :1655
   -      6     -    A    03       AND2    s           0    3    0    2  ~1657~1
   -      6     -    A    09        OR2                0    3    0    2  :2929

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -