⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 bb.tan.qmsg

📁 多功能电子钟
💻 QMSG
📖 第 1 页 / 共 5 页
字号:
{ "Info" "ITDB_FULL_CLOCK_REG_RESULT" "CLOCK_50 register clock:inst\|s1\[3\] register clock:inst\|h1\[3\] 86.94 MHz 11.502 ns Internal " "Info: Clock \"CLOCK_50\" has Internal fmax of 86.94 MHz between source register \"clock:inst\|s1\[3\]\" and destination register \"clock:inst\|h1\[3\]\" (period= 11.502 ns)" { { "Info" "ITDB_FULL_DATA_PATH_RESULT" "4.218 ns + Longest register register " "Info: + Longest register to register delay is 4.218 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.000 ns) 0.000 ns clock:inst\|s1\[3\] 1 REG LCFF_X57_Y26_N25 8 " "Info: 1: + IC(0.000 ns) + CELL(0.000 ns) = 0.000 ns; Loc. = LCFF_X57_Y26_N25; Fanout = 8; REG Node = 'clock:inst\|s1\[3\]'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "" { clock:inst|s1[3] } "NODE_NAME" } } { "../clock/clock.v" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/clock/clock.v" 103 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.734 ns) + CELL(0.275 ns) 1.009 ns clock:inst\|always2~202 2 COMB LCCOMB_X59_Y26_N28 8 " "Info: 2: + IC(0.734 ns) + CELL(0.275 ns) = 1.009 ns; Loc. = LCCOMB_X59_Y26_N28; Fanout = 8; COMB Node = 'clock:inst\|always2~202'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "1.009 ns" { clock:inst|s1[3] clock:inst|always2~202 } "NODE_NAME" } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.263 ns) + CELL(0.150 ns) 1.422 ns clock:inst\|always2~203 3 COMB LCCOMB_X59_Y26_N12 13 " "Info: 3: + IC(0.263 ns) + CELL(0.150 ns) = 1.422 ns; Loc. = LCCOMB_X59_Y26_N12; Fanout = 13; COMB Node = 'clock:inst\|always2~203'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.413 ns" { clock:inst|always2~202 clock:inst|always2~203 } "NODE_NAME" } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.259 ns) + CELL(0.150 ns) 1.831 ns clock:inst\|Add4~495 4 COMB LCCOMB_X59_Y26_N18 5 " "Info: 4: + IC(0.259 ns) + CELL(0.150 ns) = 1.831 ns; Loc. = LCCOMB_X59_Y26_N18; Fanout = 5; COMB Node = 'clock:inst\|Add4~495'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.409 ns" { clock:inst|always2~203 clock:inst|Add4~495 } "NODE_NAME" } } { "../clock/clock.v" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/clock/clock.v" 90 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.262 ns) + CELL(0.149 ns) 2.242 ns clock:inst\|Add4~496 5 COMB LCCOMB_X59_Y26_N16 2 " "Info: 5: + IC(0.262 ns) + CELL(0.149 ns) = 2.242 ns; Loc. = LCCOMB_X59_Y26_N16; Fanout = 2; COMB Node = 'clock:inst\|Add4~496'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.411 ns" { clock:inst|Add4~495 clock:inst|Add4~496 } "NODE_NAME" } } { "../clock/clock.v" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/clock/clock.v" 90 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.271 ns) + CELL(0.414 ns) 2.927 ns clock:inst\|Add4~501 6 COMB LCCOMB_X59_Y26_N2 2 " "Info: 6: + IC(0.271 ns) + CELL(0.414 ns) = 2.927 ns; Loc. = LCCOMB_X59_Y26_N2; Fanout = 2; COMB Node = 'clock:inst\|Add4~501'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.685 ns" { clock:inst|Add4~496 clock:inst|Add4~501 } "NODE_NAME" } } { "../clock/clock.v" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/clock/clock.v" 90 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.071 ns) 2.998 ns clock:inst\|Add4~504 7 COMB LCCOMB_X59_Y26_N4 2 " "Info: 7: + IC(0.000 ns) + CELL(0.071 ns) = 2.998 ns; Loc. = LCCOMB_X59_Y26_N4; Fanout = 2; COMB Node = 'clock:inst\|Add4~504'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.071 ns" { clock:inst|Add4~501 clock:inst|Add4~504 } "NODE_NAME" } } { "../clock/clock.v" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/clock/clock.v" 90 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.410 ns) 3.408 ns clock:inst\|Add4~506 8 COMB LCCOMB_X59_Y26_N6 1 " "Info: 8: + IC(0.000 ns) + CELL(0.410 ns) = 3.408 ns; Loc. = LCCOMB_X59_Y26_N6; Fanout = 1; COMB Node = 'clock:inst\|Add4~506'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.410 ns" { clock:inst|Add4~504 clock:inst|Add4~506 } "NODE_NAME" } } { "../clock/clock.v" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/clock/clock.v" 90 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.451 ns) + CELL(0.275 ns) 4.134 ns clock:inst\|Add4~508 9 COMB LCCOMB_X60_Y26_N12 1 " "Info: 9: + IC(0.451 ns) + CELL(0.275 ns) = 4.134 ns; Loc. = LCCOMB_X60_Y26_N12; Fanout = 1; COMB Node = 'clock:inst\|Add4~508'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.726 ns" { clock:inst|Add4~506 clock:inst|Add4~508 } "NODE_NAME" } } { "../clock/clock.v" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/clock/clock.v" 90 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.084 ns) 4.218 ns clock:inst\|h1\[3\] 10 REG LCFF_X60_Y26_N13 5 " "Info: 10: + IC(0.000 ns) + CELL(0.084 ns) = 4.218 ns; Loc. = LCFF_X60_Y26_N13; Fanout = 5; REG Node = 'clock:inst\|h1\[3\]'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.084 ns" { clock:inst|Add4~508 clock:inst|h1[3] } "NODE_NAME" } } { "../clock/clock.v" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/clock/clock.v" 103 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "1.978 ns ( 46.89 % ) " "Info: Total cell delay = 1.978 ns ( 46.89 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "2.240 ns ( 53.11 % ) " "Info: Total interconnect delay = 2.240 ns ( 53.11 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "4.218 ns" { clock:inst|s1[3] clock:inst|always2~202 clock:inst|always2~203 clock:inst|Add4~495 clock:inst|Add4~496 clock:inst|Add4~501 clock:inst|Add4~504 clock:inst|Add4~506 clock:inst|Add4~508 clock:inst|h1[3] } "NODE_NAME" } } { "d:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus60/win/Technology_Viewer.qrui" "4.218 ns" { clock:inst|s1[3] clock:inst|always2~202 clock:inst|always2~203 clock:inst|Add4~495 clock:inst|Add4~496 clock:inst|Add4~501 clock:inst|Add4~504 clock:inst|Add4~506 clock:inst|Add4~508 clock:inst|h1[3] } { 0.000ns 0.734ns 0.263ns 0.259ns 0.262ns 0.271ns 0.000ns 0.000ns 0.451ns 0.000ns } { 0.000ns 0.275ns 0.150ns 0.150ns 0.149ns 0.414ns 0.071ns 0.410ns 0.275ns 0.084ns } } }  } 0 0 "%2!c! %3!s! %4!s! to %5!s! delay is %1!s!" 0 0} { "Info" "ITDB_FULL_CLOCK_SKEW_RESULT" "-7.070 ns - Smallest " "Info: - Smallest clock skew is -7.070 ns" { { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "CLOCK_50 destination 6.304 ns + Shortest register " "Info: + Shortest clock path from clock \"CLOCK_50\" to destination register is 6.304 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.999 ns) 0.999 ns CLOCK_50 1 CLK PIN_N2 1 " "Info: 1: + IC(0.000 ns) + CELL(0.999 ns) = 0.999 ns; Loc. = PIN_N2; Fanout = 1; CLK Node = 'CLOCK_50'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "" { CLOCK_50 } "NODE_NAME" } } { "BB.bdf" "" { Schematic "E:/SOPClab/digital_system_design/multifunction_digital_clock/toplever/BB.bdf" { { 160 16 184 176 "CLOCK_50" "" } } } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.118 ns) + CELL(0.000 ns) 1.117 ns CLOCK_50~clkctrl 2 COMB CLKCTRL_G2 41 " "Info: 2: + IC(0.118 ns) + CELL(0.000 ns) = 1.117 ns; Loc. = CLKCTRL_G2; Fanout = 41; COMB Node = 'CLOCK_50~clkctrl'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.118 ns" { CLOCK_50 CLOCK_50~clkctrl } "NODE_NAME" } } { "BB.bdf" "" { Schematic "E:/SOPClab/digital_system_design/multifunction_digital_clock/toplever/BB.bdf" { { 160 16 184 176 "CLOCK_50" "" } } } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.028 ns) + CELL(0.787 ns) 2.932 ns fenpin1Hz:inst5\|clk 3 REG LCFF_X60_Y22_N17 2 " "Info: 3: + IC(1.028 ns) + CELL(0.787 ns) = 2.932 ns; Loc. = LCFF_X60_Y22_N17; Fanout = 2; REG Node = 'fenpin1Hz:inst5\|clk'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "1.815 ns" { CLOCK_50~clkctrl fenpin1Hz:inst5|clk } "NODE_NAME" } } { "../fenpin1Hz/fenpin1Hz.vhd" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/fenpin1Hz/fenpin1Hz.vhd" 14 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.318 ns) + CELL(0.271 ns) 3.521 ns clock:inst\|clk_1~143 4 COMB LCCOMB_X60_Y22_N24 1 " "Info: 4: + IC(0.318 ns) + CELL(0.271 ns) = 3.521 ns; Loc. = LCCOMB_X60_Y22_N24; Fanout = 1; COMB Node = 'clock:inst\|clk_1~143'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.589 ns" { fenpin1Hz:inst5|clk clock:inst|clk_1~143 } "NODE_NAME" } } { "../clock/clock.v" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/clock/clock.v" 51 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.258 ns) + CELL(0.000 ns) 4.779 ns clock:inst\|clk_1~143clkctrl 5 COMB CLKCTRL_G6 20 " "Info: 5: + IC(1.258 ns) + CELL(0.000 ns) = 4.779 ns; Loc. = CLKCTRL_G6; Fanout = 20; COMB Node = 'clock:inst\|clk_1~143clkctrl'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "1.258 ns" { clock:inst|clk_1~143 clock:inst|clk_1~143clkctrl } "NODE_NAME" } } { "../clock/clock.v" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/clock/clock.v" 51 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.988 ns) + CELL(0.537 ns) 6.304 ns clock:inst\|h1\[3\] 6 REG LCFF_X60_Y26_N13 5 " "Info: 6: + IC(0.988 ns) + CELL(0.537 ns) = 6.304 ns; Loc. = LCFF_X60_Y26_N13; Fanout = 5; REG Node = 'clock:inst\|h1\[3\]'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "1.525 ns" { clock:inst|clk_1~143clkctrl clock:inst|h1[3] } "NODE_NAME" } } { "../clock/clock.v" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/clock/clock.v" 103 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "2.594 ns ( 41.15 % ) " "Info: Total cell delay = 2.594 ns ( 41.15 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "3.710 ns ( 58.85 % ) " "Info: Total interconnect delay = 3.710 ns ( 58.85 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "6.304 ns" { CLOCK_50 CLOCK_50~clkctrl fenpin1Hz:inst5|clk clock:inst|clk_1~143 clock:inst|clk_1~143clkctrl clock:inst|h1[3] } "NODE_NAME" } } { "d:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus60/win/Technology_Viewer.qrui" "6.304 ns" { CLOCK_50 CLOCK_50~combout CLOCK_50~clkctrl fenpin1Hz:inst5|clk clock:inst|clk_1~143 clock:inst|clk_1~143clkctrl clock:inst|h1[3] } { 0.000ns 0.000ns 0.118ns 1.028ns 0.318ns 1.258ns 0.988ns } { 0.000ns 0.999ns 0.000ns 0.787ns 0.271ns 0.000ns 0.537ns } } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0} { "Info" "ITDB_FULL_CLOCK_PATH_RESULT" "CLOCK_50 source 13.374 ns - Longest register " "Info: - Longest clock path from clock \"CLOCK_50\" to source register is 13.374 ns" { { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.999 ns) 0.999 ns CLOCK_50 1 CLK PIN_N2 1 " "Info: 1: + IC(0.000 ns) + CELL(0.999 ns) = 0.999 ns; Loc. = PIN_N2; Fanout = 1; CLK Node = 'CLOCK_50'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "" { CLOCK_50 } "NODE_NAME" } } { "BB.bdf" "" { Schematic "E:/SOPClab/digital_system_design/multifunction_digital_clock/toplever/BB.bdf" { { 160 16 184 176 "CLOCK_50" "" } } } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.118 ns) + CELL(0.000 ns) 1.117 ns CLOCK_50~clkctrl 2 COMB CLKCTRL_G2 41 " "Info: 2: + IC(0.118 ns) + CELL(0.000 ns) = 1.117 ns; Loc. = CLKCTRL_G2; Fanout = 41; COMB Node = 'CLOCK_50~clkctrl'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.118 ns" { CLOCK_50 CLOCK_50~clkctrl } "NODE_NAME" } } { "BB.bdf" "" { Schematic "E:/SOPClab/digital_system_design/multifunction_digital_clock/toplever/BB.bdf" { { 160 16 184 176 "CLOCK_50" "" } } } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.993 ns) + CELL(0.787 ns) 2.897 ns fenpin1kHz:inst7\|clk 3 REG LCFF_X34_Y25_N7 2 " "Info: 3: + IC(0.993 ns) + CELL(0.787 ns) = 2.897 ns; Loc. = LCFF_X34_Y25_N7; Fanout = 2; REG Node = 'fenpin1kHz:inst7\|clk'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "1.780 ns" { CLOCK_50~clkctrl fenpin1kHz:inst7|clk } "NODE_NAME" } } { "../fenpin1kHz/fenpin1kHz.vhd" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/fenpin1kHz/fenpin1kHz.vhd" 14 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.639 ns) + CELL(0.000 ns) 4.536 ns fenpin1kHz:inst7\|clk~clkctrl 4 COMB CLKCTRL_G11 7 " "Info: 4: + IC(1.639 ns) + CELL(0.000 ns) = 4.536 ns; Loc. = CLKCTRL_G11; Fanout = 7; COMB Node = 'fenpin1kHz:inst7\|clk~clkctrl'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "1.639 ns" { fenpin1kHz:inst7|clk fenpin1kHz:inst7|clk~clkctrl } "NODE_NAME" } } { "../fenpin1kHz/fenpin1kHz.vhd" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/fenpin1kHz/fenpin1kHz.vhd" 14 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.014 ns) + CELL(0.787 ns) 6.337 ns clock:inst\|temp1 5 REG LCFF_X34_Y3_N7 1 " "Info: 5: + IC(1.014 ns) + CELL(0.787 ns) = 6.337 ns; Loc. = LCFF_X34_Y3_N7; Fanout = 1; REG Node = 'clock:inst\|temp1'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "1.801 ns" { fenpin1kHz:inst7|clk~clkctrl clock:inst|temp1 } "NODE_NAME" } } { "../clock/clock.v" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/clock/clock.v" 19 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.000 ns) + CELL(0.323 ns) 6.660 ns clock:inst\|funckey 6 COMB LCCOMB_X34_Y3_N6 1 " "Info: 6: + IC(0.000 ns) + CELL(0.323 ns) = 6.660 ns; Loc. = LCCOMB_X34_Y3_N6; Fanout = 1; COMB Node = 'clock:inst\|funckey'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.323 ns" { clock:inst|temp1 clock:inst|funckey } "NODE_NAME" } } { "../clock/clock.v" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/clock/clock.v" 20 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.731 ns) + CELL(0.000 ns) 7.391 ns clock:inst\|funckey~clkctrl 7 COMB CLKCTRL_G12 3 " "Info: 7: + IC(0.731 ns) + CELL(0.000 ns) = 7.391 ns; Loc. = CLKCTRL_G12; Fanout = 3; COMB Node = 'clock:inst\|funckey~clkctrl'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.731 ns" { clock:inst|funckey clock:inst|funckey~clkctrl } "NODE_NAME" } } { "../clock/clock.v" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/clock/clock.v" 20 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.014 ns) + CELL(0.787 ns) 9.192 ns clock:inst\|mode\[2\] 8 REG LCFF_X59_Y22_N1 22 " "Info: 8: + IC(1.014 ns) + CELL(0.787 ns) = 9.192 ns; Loc. = LCFF_X59_Y22_N1; Fanout = 22; REG Node = 'clock:inst\|mode\[2\]'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "1.801 ns" { clock:inst|funckey~clkctrl clock:inst|mode[2] } "NODE_NAME" } } { "../clock/clock.v" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/clock/clock.v" 46 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.554 ns) + CELL(0.438 ns) 10.184 ns clock:inst\|Equal3~92 9 COMB LCCOMB_X60_Y22_N26 30 " "Info: 9: + IC(0.554 ns) + CELL(0.438 ns) = 10.184 ns; Loc. = LCCOMB_X60_Y22_N26; Fanout = 30; COMB Node = 'clock:inst\|Equal3~92'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.992 ns" { clock:inst|mode[2] clock:inst|Equal3~92 } "NODE_NAME" } } { "../clock/clock.v" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/clock/clock.v" 230 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.259 ns) + CELL(0.150 ns) 10.593 ns clock:inst\|clk_1~143 10 COMB LCCOMB_X60_Y22_N24 1 " "Info: 10: + IC(0.259 ns) + CELL(0.150 ns) = 10.593 ns; Loc. = LCCOMB_X60_Y22_N24; Fanout = 1; COMB Node = 'clock:inst\|clk_1~143'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "0.409 ns" { clock:inst|Equal3~92 clock:inst|clk_1~143 } "NODE_NAME" } } { "../clock/clock.v" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/clock/clock.v" 51 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(1.258 ns) + CELL(0.000 ns) 11.851 ns clock:inst\|clk_1~143clkctrl 11 COMB CLKCTRL_G6 20 " "Info: 11: + IC(1.258 ns) + CELL(0.000 ns) = 11.851 ns; Loc. = CLKCTRL_G6; Fanout = 20; COMB Node = 'clock:inst\|clk_1~143clkctrl'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "1.258 ns" { clock:inst|clk_1~143 clock:inst|clk_1~143clkctrl } "NODE_NAME" } } { "../clock/clock.v" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/clock/clock.v" 51 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_NODE_DELAY" "IC(0.986 ns) + CELL(0.537 ns) 13.374 ns clock:inst\|s1\[3\] 12 REG LCFF_X57_Y26_N25 8 " "Info: 12: + IC(0.986 ns) + CELL(0.537 ns) = 13.374 ns; Loc. = LCFF_X57_Y26_N25; Fanout = 8; REG Node = 'clock:inst\|s1\[3\]'" {  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "1.523 ns" { clock:inst|clk_1~143clkctrl clock:inst|s1[3] } "NODE_NAME" } } { "../clock/clock.v" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/clock/clock.v" 103 -1 0 } }  } 0 0 "%4!d!: + %1!s! = %2!s!; Loc. = %6!s!; Fanout = %7!d!; %5!s! Node = '%3!s!'" 0 0} { "Info" "ITDB_TOTAL_CELL_DELAY" "4.808 ns ( 35.95 % ) " "Info: Total cell delay = 4.808 ns ( 35.95 % )" {  } {  } 0 0 "Total cell delay = %1!s! %2!s!" 0 0} { "Info" "ITDB_TOTAL_IC_DELAY" "8.566 ns ( 64.05 % ) " "Info: Total interconnect delay = 8.566 ns ( 64.05 % )" {  } {  } 0 0 "Total interconnect delay = %1!s! %2!s!" 0 0}  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "13.374 ns" { CLOCK_50 CLOCK_50~clkctrl fenpin1kHz:inst7|clk fenpin1kHz:inst7|clk~clkctrl clock:inst|temp1 clock:inst|funckey clock:inst|funckey~clkctrl clock:inst|mode[2] clock:inst|Equal3~92 clock:inst|clk_1~143 clock:inst|clk_1~143clkctrl clock:inst|s1[3] } "NODE_NAME" } } { "d:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus60/win/Technology_Viewer.qrui" "13.374 ns" { CLOCK_50 CLOCK_50~combout CLOCK_50~clkctrl fenpin1kHz:inst7|clk fenpin1kHz:inst7|clk~clkctrl clock:inst|temp1 clock:inst|funckey clock:inst|funckey~clkctrl clock:inst|mode[2] clock:inst|Equal3~92 clock:inst|clk_1~143 clock:inst|clk_1~143clkctrl clock:inst|s1[3] } { 0.000ns 0.000ns 0.118ns 0.993ns 1.639ns 1.014ns 0.000ns 0.731ns 1.014ns 0.554ns 0.259ns 1.258ns 0.986ns } { 0.000ns 0.999ns 0.000ns 0.787ns 0.000ns 0.787ns 0.323ns 0.000ns 0.787ns 0.438ns 0.150ns 0.000ns 0.537ns } } }  } 0 0 "%4!c! %5!s! clock path from clock \"%1!s!\" to %2!s! %6!s! is %3!s!" 0 0}  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "6.304 ns" { CLOCK_50 CLOCK_50~clkctrl fenpin1Hz:inst5|clk clock:inst|clk_1~143 clock:inst|clk_1~143clkctrl clock:inst|h1[3] } "NODE_NAME" } } { "d:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus60/win/Technology_Viewer.qrui" "6.304 ns" { CLOCK_50 CLOCK_50~combout CLOCK_50~clkctrl fenpin1Hz:inst5|clk clock:inst|clk_1~143 clock:inst|clk_1~143clkctrl clock:inst|h1[3] } { 0.000ns 0.000ns 0.118ns 1.028ns 0.318ns 1.258ns 0.988ns } { 0.000ns 0.999ns 0.000ns 0.787ns 0.271ns 0.000ns 0.537ns } } } { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "13.374 ns" { CLOCK_50 CLOCK_50~clkctrl fenpin1kHz:inst7|clk fenpin1kHz:inst7|clk~clkctrl clock:inst|temp1 clock:inst|funckey clock:inst|funckey~clkctrl clock:inst|mode[2] clock:inst|Equal3~92 clock:inst|clk_1~143 clock:inst|clk_1~143clkctrl clock:inst|s1[3] } "NODE_NAME" } } { "d:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus60/win/Technology_Viewer.qrui" "13.374 ns" { CLOCK_50 CLOCK_50~combout CLOCK_50~clkctrl fenpin1kHz:inst7|clk fenpin1kHz:inst7|clk~clkctrl clock:inst|temp1 clock:inst|funckey clock:inst|funckey~clkctrl clock:inst|mode[2] clock:inst|Equal3~92 clock:inst|clk_1~143 clock:inst|clk_1~143clkctrl clock:inst|s1[3] } { 0.000ns 0.000ns 0.118ns 0.993ns 1.639ns 1.014ns 0.000ns 0.731ns 1.014ns 0.554ns 0.259ns 1.258ns 0.986ns } { 0.000ns 0.999ns 0.000ns 0.787ns 0.000ns 0.787ns 0.323ns 0.000ns 0.787ns 0.438ns 0.150ns 0.000ns 0.537ns } } }  } 0 0 "%2!c! %3!s! clock skew is %1!s!" 0 0} { "Info" "ITDB_FULL_TCO_DELAY" "0.250 ns + " "Info: + Micro clock to output delay of source is 0.250 ns" {  } { { "../clock/clock.v" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/clock/clock.v" 103 -1 0 } }  } 0 0 "%2!c! Micro clock to output delay of source is %1!s!" 0 0} { "Info" "ITDB_FULL_TSU_DELAY" "-0.036 ns + " "Info: + Micro setup delay of destination is -0.036 ns" {  } { { "../clock/clock.v" "" { Text "E:/SOPClab/digital_system_design/multifunction_digital_clock/clock/clock.v" 103 -1 0 } }  } 0 0 "%2!c! Micro setup delay of destination is %1!s!" 0 0}  } { { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "4.218 ns" { clock:inst|s1[3] clock:inst|always2~202 clock:inst|always2~203 clock:inst|Add4~495 clock:inst|Add4~496 clock:inst|Add4~501 clock:inst|Add4~504 clock:inst|Add4~506 clock:inst|Add4~508 clock:inst|h1[3] } "NODE_NAME" } } { "d:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus60/win/Technology_Viewer.qrui" "4.218 ns" { clock:inst|s1[3] clock:inst|always2~202 clock:inst|always2~203 clock:inst|Add4~495 clock:inst|Add4~496 clock:inst|Add4~501 clock:inst|Add4~504 clock:inst|Add4~506 clock:inst|Add4~508 clock:inst|h1[3] } { 0.000ns 0.734ns 0.263ns 0.259ns 0.262ns 0.271ns 0.000ns 0.000ns 0.451ns 0.000ns } { 0.000ns 0.275ns 0.150ns 0.150ns 0.149ns 0.414ns 0.071ns 0.410ns 0.275ns 0.084ns } } } { "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" { Floorplan "d:/altera/quartus60/win/TimingClosureFloorplan.fld" "" "6.304 ns" { CLOCK_50 CLOCK_50~clkctrl fenpin1Hz:inst5|clk clock:inst|clk_1~143 clock:inst|clk_1~143clkctrl clock:inst|h1[3] } "NODE_NAME" } } { "d:/altera/quartus60/win/Technology_Viewer.qrui" "" { "Technology Map Viewer" "d:/altera/quartus60/win/Technology_Viewer.qrui" "6.304 ns" { CLOCK_50 CLOCK_50~combout CLOCK_50~clkctrl fenpin1Hz:inst5|clk clock:ins

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -