📄 txxinittable.c
字号:
#include "TxxInitTable.h"
#include "Common.h"
#include "System.h"
#include "Resolution.h"
#include "TWICreg.h"
/****************************************************************************
* T10x Register No. and values for System and Tcon initial *
****************************************************************************/
//====== InitT10x Register No. and values
REGADRVAL code stInitT10xP0[]={
//adr , value
0x0A , 0x60, //ADC_ROFF // Change by Sherman 06'01'10
0x0B , 0x60, //ADC_GOFF // Change by Sherman 06'01'10
0x0C , 0x60, //ADC_BOFF // Change by Sherman 06'01'10
0x16 , 0xD3,
0x1A , 0x87, //ADC_AGC_SEL_REG
0xC2 , 0x12, //POUT_VSYNC_CTRL_REG
//for image quality
0x6C , 0x80, //OP_SAT_REG
0x60 , 0x00, //DCTI_BW_REG
0x61 , 0x88,//For char clear //LUMA_PKCTRL_REG
0x62 , 0x18,//For char clear //BP_PKCOEF_REG
0x63 , 0x0F,//For char clear //HP_PKCOEF_REG
0x64 , 0x04,//For char clear //60 //LP_PKCOEF_REG
0x66 , 0x88,//For color clear enable DCTI //DCTI_GAINCO_REG
0X1C , 0xF0, //BLANK_SYNCLV_REG
0x97 , 0x95, //CSC_YCOEF_REG
0x98 , 0xCC, //CSC_CrRCOEF_REG
0x0D , 0x28, //5 //ADC_GENCTRL_REG
0xE0 , 0xa9,//92, //PW_MGRCTRL_REG
0x11 , 0x05, //YPbPr_CLPCTRL_REG
0x17 , 0x4c, // kenny 20060627
//Source Select--S Video
0x18 , 0x00, //ASRC_MUX_REG
0x19 , 0x07, //YCbCr_SW_REG
//DSP Clock
#ifdef SEQ_MODE // For sequential mode, bruce, 2006/01/09
0xCB , (CPH1_PH | PHASE_DIV),
0xCC , (CPH3_PH | CPH2_PH),
0xC8 , DFDIV_S,
0xC9 , DIDIV_S,
0xCA , DODIV_S,
#else
0xC8 , DFDIV_40, //PLLDIV_F
0xC9 , DIDIV, //PLLDIV_I
0xCA , DODIV, //PLLDIV_O
#endif
0xC0 , 0x81,
//DSP Colck Polarity
0xC1 , 0xc8, //POUT_CTRL3_REG
//H&V Main Display Pixel Clock Setted
0xDC ,(H_Size&0xFF),//H Size //HMDISP_SIZE_L_REG
0xDD ,(H_Size>>8), //HMDISP_SIZE_H_REG
0xDE ,(V_Size&0xFF),//V Size //20 //VMDISP_SIZE_L_REG
0xDF ,(V_Size>>8), //VMDISP_SIZE_H_REG
//H&V Display Pixel Clock Setted
#ifdef _160_234
0xcb , 0x66,
0xcc , 0x42,
0x79 , 0x0d,
#endif
0xB0 , DISP_DFLT_HDENS, //H Start //DWHS_L_REG
0xB1 ,(DISP_DFLT_HDENS>>8), //DWHS_H_REG
0xB2 , DISP_DFLT_VDENS, //V Start //DWVS_L_REG
0xB3 ,(DISP_DFLT_VDENS>>8), //25 //DWVS_H_REG
0xB4 ,(H_Size&0xFF), //H Width //DWHSZ_L_REG
0xB5 ,(H_Size>>8), //DWHSZ_H_REG
0xB6 ,(V_Size&0xFF), //DWVSZ_L_REG
0xB7 ,(V_Size>>8), //DWVSZ_H_REG
0xB8 , DISP_DFLT_HTOTAL, //H Total //30 //PH_TOT_L_REG
0xB9 ,(DISP_DFLT_HTOTAL>>8), //PH_TOT_H_REG
0xBA , DISP_DFLT_VTOTAL, //V Total //PV_TOT_L_REG
0xBB ,(DISP_DFLT_VTOTAL>>8), //PV_TOT_H_REG
0xBC , DISP_DFLT_HSWIDTH, //HSYNC Width //PH_PW_L_REG
0xBD ,(DISP_DFLT_HSWIDTH>>8), //35 //PH_PW_H_REG
0xBE , DISP_DFLT_VSWIDTH, //VSYNC Width //PV_PW_L_REG
0xBF ,(DISP_DFLT_VSWIDTH>>8), //PV_PW_H_REG
//Scaling
0x72 , 0x33, //H Scale //SC_HOR_H1
0x73 , 0x73, //SC_HOR_H2
0x74 , 0x00, //V Scale //40 //SC_VER_V1
0x75 , 0x40, //SC_VER_V2
//LineBuffer Prefill
0xe2 , 0x11,
0x84 , 0x00, //LINE_BUF_L_REG
0x85 , 0x10, //LINE_BUF_H_REG
0xE1 , 0xa0, //OPIN_CFG_REG
0x50 , 0x10, //45 //VSYNC_TIME_MEA_REG
0x37 , 0x40, //VSYNC_MISSCNT_REG
0x38 , 0x50, //HSYNC_MISSCNT_L_REG
0x39 , 0x10, //HSYNC_MISSCNT_H_REG
0x3A , 0x20, //VSYNC_DLT_REG
0x3B , 0x03, //HSYNC_DLT_REG
#ifdef TCON
0xE0 , (0x91 | CPH1 | CPH2 |CPH3), //PW_MGRCTRL_REG, Bruce, 2006/01/09 for flexibility
0xE1 , 0xf4, //OPIN_CFG_REG
#else
0xE0 , (0x90 | CPH1 | CPH2 |CPH3), //PW_MGRCTRL_REG
0xE1 , 0x00, //OPIN_CFG_REG
#endif
0x9C , 0x02, //DITHERING
0x90 , 0x00, //IMG_FUNCTRL_REG
//De-Interlace enable
0x30 , 0x00,//(I1CReadByte(TW803_P0, 0x30)|0x01)//DITLC_VSHDW_REG
#ifdef OUT_PIN_CONF
0xE1 , OUT_PIN_CONF, //OPIN_CFG_REG
#endif
#ifdef Enable_HelfSample
0x79 , 0x20,
#endif
#ifdef EnableDither
0x90 , ENCSC | ENDITHER,
0x9c , OutputBit,
#else
0x90 , ENCSC,
#endif
0xE0 , 0xB9,
0xE1 , 0xFC,
/* 0xE3 , 0x00, For T108/T128L
0xE5 , 0x55,
0xE7 , 0xB8,
0xE6 , 0x28,*/
0xE3 , 0x10,
0xE4 , 0x0F,
0xE5 , 0xD1, // 0x55, Bruce, 2007/08/02
0xE6 , 0x1C,
0xE8 , 0x15,
0xE9 , 0x40,
0xEC , 0x40, //Enable SAR
0x34 , 0x11, //Enable SAR interrupt.
0x33 , 0xFF, //Disable All interrupt.
0x32 , 0xFF, //Clear All interrupt.
0xE2 , 0x11,
0xff , 0x00// End of register settings, bruce, 2006/01/09
};
REGADRVAL code stInitT10xP1[]={
///adr , value
0x50 , 0x30,
0x51 , 0x11,
0xB8 , 0xC0,
0xD3 , 0x01,
0xDF , 0x00,
0xFF , 0x00 // End of register settings
};
REGADRVAL code stInitT10xP2[]={
//adr , value
0x3f , 0x00, //ADC_ROFF // Change by Sherman 06'01'10
0x24 , 0xe9, //0 //0x24
0x25 , 0x0F, //0x25
//Video Register Page Setted
0x2E , 0x82, //HACT_START_REG
0x2F , 0x30, //HACT_WIDTH_REG
0x3F , 0x00, //SOFT_RESET_REG
0xc0 , 0x14, //5 //0xc0
0xe0 , 0x10, //0xe0
0x0C , 0x8a, //CHROMA_AGC_REG
0x18 , 0x21, //CHROMA_DTO0_REG
0x19 , 0xf0, //CHROMA_DTO1_REG
0x1A , 0x7c, //10 //CHROMA_DTO2_REG
0x1B , 0x0f, //CHROMA_DTO3_REG
0x30 , 0x24, //VACT_START_REG
0x31 , 0x61, //VACT_HEIGHT_REG
0x82 , 0x42, //COMB_FILTERCFG_REG
0x04 , 0xD8, //15 //HAGC_REG // Change by Sherman for Gamma Adjustment 05'12'19
0x10 , 0x27, //AGC_PKNO_REG
0x00 , 0x00, //SRCSEL_COMBF_REG
0x03 , 0x00, //COMB_FILTERMODE_REG
0x02 , 0x4B, //YC_AGC_REG
0x11 , 0xb9, //20 //AGC_PKGT_CTRL_REG
//Color
0x01 , 0x00,//(I1CReadByte(TW803_P0+4, 0x01)|0x01), //BW_CTRL_REG
0x80 , 0x05,//For char clear //LUMINANCE_PKCTRL_REG
0x07 , 0x01,//For color bar clear //YC_OPCTRL_REG
0x08 , 0x40, //CONTRAST_REG // Change by Sherman for Gamma Adjustment 05'12'19
0x0A , 0x80, //25 //SAT_REG
0x09 , 0x38, //BRIGHT_REG
0x2d , 0x48, // Add by Sherman 06'01'10s
0x3f , 0x01, //ADC_ROFF // Change by Sherman 06'01'10
0xff , 0x00, // End of register settings, bruce, 2006/01/09
};
REGADRVAL code stInitOUT_T[]={
#ifdef SEQ_MODE // For sequential mode, bruce, 2006/01/09
0xCB , (CPH1_PH | PHASE_DIV),
0xCC , (CPH3_PH | CPH2_PH),
0xC8 , DFDIV_S,
0xC9 , DIDIV_S,
0xCA , DODIV_S,
#else
0xC8 , DFDIV_40, //PLLDIV_F
0xC9 , DIDIV, //PLLDIV_I
#endif
//DSP Colck Polarity
0xC1 , 0xc8, //POUT_CTRL3_REG
//H&V Main Display Pixel Clock Setted
0xDC ,(H_Size&0xFF),//H Size //HMDISP_SIZE_L_REG
0xDD ,(H_Size>>8), //HMDISP_SIZE_H_REG
0xDE ,(V_Size&0xFF),//V Size //20 //VMDISP_SIZE_L_REG
0xDF ,(V_Size>>8), //VMDISP_SIZE_H_REG
//H&V Display Pixel Clock Setted
#ifdef _160_234
0xcb , 0x66,
0xcc , 0x42,
0x79 , 0x0d,
#endif
0xB0 , DISP_DFLT_HDENS, //H Start //DWHS_L_REG
0xB1 ,(DISP_DFLT_HDENS>>8), //DWHS_H_REG
0xB2 , DISP_DFLT_VDENS, //V Start //DWVS_L_REG
0xB3 ,(DISP_DFLT_VDENS>>8), //25 //DWVS_H_REG
0xB4 ,(H_Size&0xFF), //H Width //DWHSZ_L_REG
0xB5 ,(H_Size>>8), //DWHSZ_H_REG
0xB6 ,(V_Size&0xFF), //DWVSZ_L_REG
0xB7 ,(V_Size>>8), //DWVSZ_H_REG
0xB8 , DISP_DFLT_HTOTAL, //H Total //30 //PH_TOT_L_REG
0xB9 ,(DISP_DFLT_HTOTAL>>8), //PH_TOT_H_REG
0xBA , DISP_DFLT_VTOTAL, //V Total //PV_TOT_L_REG
0xBB ,(DISP_DFLT_VTOTAL>>8), //PV_TOT_H_REG
0xBC , DISP_DFLT_HSWIDTH, //HSYNC Width //PH_PW_L_REG
0xBD ,(DISP_DFLT_HSWIDTH>>8), //35 //PH_PW_H_REG
0xBE , DISP_DFLT_VSWIDTH, //VSYNC Width //PV_PW_L_REG
0xBF ,(DISP_DFLT_VSWIDTH>>8), //PV_PW_H_REG
0xff , 0x00// End of register settings, bruce, 2006/01/09
};
uCHAR code ucaSignalStdRegP2[6]={
0x0c, 0x18, 0x19, 0x1a, 0x1b, 0x82
};
uCHAR code ucaSignalStdValP2[36]={
//NTSC
0x8a, 0x21, 0xf0, 0x7c, 0x0f, 0x42 ,
//NTSC 4
0x8a, 0x2a, 0x09, 0x8a, 0xcb, 0x42 ,
//PAL_M
0x67, 0x21, 0xe6, 0xef, 0xa3, 0x52 ,
//PAL
0x67, 0x2a, 0x09, 0x8a, 0xcb, 0x52 ,
//PAL_CN
0x67, 0x21, 0xf6, 0x94, 0x46, 0x52 ,
//SECAM
0x80, 0x28, 0xb3, 0x3b, 0xb2, 0x52
};
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -