📄 hwa742.c
字号:
static int hwa742_enable_plane(int plane, int enable){ if (plane != 0) return -EINVAL; hwa742.int_ctrl->enable_plane(plane, enable); return 0;}static int sync_handler(struct hwa742_request *req){ complete(req->par.sync); return REQ_COMPLETE;}static void hwa742_sync(void){ LIST_HEAD(req_list); struct hwa742_request *req; struct completion comp; req = alloc_req(); req->handler = sync_handler; req->complete = NULL; init_completion(&comp); req->par.sync = ∁ list_add(&req->entry, &req_list); submit_req_list(&req_list); wait_for_completion(&comp);}static void hwa742_bind_client(struct omapfb_notifier_block *nb){ dev_dbg(hwa742.fbdev->dev, "update_mode %d\n", hwa742.update_mode); if (hwa742.update_mode == OMAPFB_MANUAL_UPDATE) { omapfb_notify_clients(hwa742.fbdev, OMAPFB_EVENT_READY); }}static int hwa742_set_update_mode(enum omapfb_update_mode mode){ if (mode != OMAPFB_MANUAL_UPDATE && mode != OMAPFB_AUTO_UPDATE && mode != OMAPFB_UPDATE_DISABLED) return -EINVAL; if (mode == hwa742.update_mode) return 0; dev_info(hwa742.fbdev->dev, "HWA742: setting update mode to %s\n", mode == OMAPFB_UPDATE_DISABLED ? "disabled" : (mode == OMAPFB_AUTO_UPDATE ? "auto" : "manual")); switch (hwa742.update_mode) { case OMAPFB_MANUAL_UPDATE: omapfb_notify_clients(hwa742.fbdev, OMAPFB_EVENT_DISABLED); break; case OMAPFB_AUTO_UPDATE: hwa742.stop_auto_update = 1; del_timer_sync(&hwa742.auto_update_timer); break; case OMAPFB_UPDATE_DISABLED: break; } hwa742.update_mode = mode; hwa742_sync(); hwa742.stop_auto_update = 0; switch (mode) { case OMAPFB_MANUAL_UPDATE: omapfb_notify_clients(hwa742.fbdev, OMAPFB_EVENT_READY); break; case OMAPFB_AUTO_UPDATE: hwa742_update_window_auto(0); break; case OMAPFB_UPDATE_DISABLED: break; } return 0;}static enum omapfb_update_mode hwa742_get_update_mode(void){ return hwa742.update_mode;}static unsigned long round_to_extif_ticks(unsigned long ps, int div){ int bus_tick = hwa742.extif_clk_period * div; return (ps + bus_tick - 1) / bus_tick * bus_tick;}static int calc_reg_timing(unsigned long sysclk, int div){ struct extif_timings *t; unsigned long systim; /* CSOnTime 0, WEOnTime 2 ns, REOnTime 2 ns, * AccessTime 2 ns + 12.2 ns (regs), * WEOffTime = WEOnTime + 1 ns, * REOffTime = REOnTime + 16 ns (regs), * CSOffTime = REOffTime + 1 ns * ReadCycle = 2ns + 2*SYSCLK (regs), * WriteCycle = 2*SYSCLK + 2 ns, * CSPulseWidth = 10 ns */ systim = 1000000000 / (sysclk / 1000); dev_dbg(hwa742.fbdev->dev, "HWA742 systim %lu ps extif_clk_period %u ps" "extif_clk_div %d\n", systim, hwa742.extif_clk_period, div); t = &hwa742.reg_timings; memset(t, 0, sizeof(*t)); t->clk_div = div; t->cs_on_time = 0; t->we_on_time = round_to_extif_ticks(t->cs_on_time + 2000, div); t->re_on_time = round_to_extif_ticks(t->cs_on_time + 2000, div); t->access_time = round_to_extif_ticks(t->re_on_time + 12200, div); t->we_off_time = round_to_extif_ticks(t->we_on_time + 1000, div); t->re_off_time = round_to_extif_ticks(t->re_on_time + 16000, div); t->cs_off_time = round_to_extif_ticks(t->re_off_time + 1000, div); t->we_cycle_time = round_to_extif_ticks(2 * systim + 2000, div); if (t->we_cycle_time < t->we_off_time) t->we_cycle_time = t->we_off_time; t->re_cycle_time = round_to_extif_ticks(2 * systim + 2000, div); if (t->re_cycle_time < t->re_off_time) t->re_cycle_time = t->re_off_time; t->cs_pulse_width = 0; dev_dbg(hwa742.fbdev->dev, "[reg]cson %d csoff %d reon %d reoff %d\n", t->cs_on_time, t->cs_off_time, t->re_on_time, t->re_off_time); dev_dbg(hwa742.fbdev->dev, "[reg]weon %d weoff %d recyc %d wecyc %d\n", t->we_on_time, t->we_off_time, t->re_cycle_time, t->we_cycle_time); dev_dbg(hwa742.fbdev->dev, "[reg]rdaccess %d cspulse %d\n", t->access_time, t->cs_pulse_width); return hwa742.extif->convert_timings(t);}static int calc_lut_timing(unsigned long sysclk, int div){ struct extif_timings *t; unsigned long systim; /* CSOnTime 0, WEOnTime 2 ns, REOnTime 2 ns, * AccessTime 2 ns + 4 * SYSCLK + 26 (lut), * WEOffTime = WEOnTime + 1 ns, * REOffTime = REOnTime + 4*SYSCLK + 26 ns (lut), * CSOffTime = REOffTime + 1 ns * ReadCycle = 2ns + 4*SYSCLK + 26 ns (lut), * WriteCycle = 2*SYSCLK + 2 ns, * CSPulseWidth = 10 ns */ systim = 1000000000 / (sysclk / 1000); dev_dbg(hwa742.fbdev->dev, "HWA742 systim %lu ps extif_clk_period %u ps" "extif_clk_div %d\n", systim, hwa742.extif_clk_period, div); t = &hwa742.lut_timings; memset(t, 0, sizeof(*t)); t->clk_div = div; t->cs_on_time = 0; t->we_on_time = round_to_extif_ticks(t->cs_on_time + 2000, div); t->re_on_time = round_to_extif_ticks(t->cs_on_time + 2000, div); t->access_time = round_to_extif_ticks(t->re_on_time + 4 * systim + 26000, div); t->we_off_time = round_to_extif_ticks(t->we_on_time + 1000, div); t->re_off_time = round_to_extif_ticks(t->re_on_time + 4 * systim + 26000, div); t->cs_off_time = round_to_extif_ticks(t->re_off_time + 1000, div); t->we_cycle_time = round_to_extif_ticks(2 * systim + 2000, div); if (t->we_cycle_time < t->we_off_time) t->we_cycle_time = t->we_off_time; t->re_cycle_time = round_to_extif_ticks(2000 + 4 * systim + 26000, div); if (t->re_cycle_time < t->re_off_time) t->re_cycle_time = t->re_off_time; t->cs_pulse_width = 0; dev_dbg(hwa742.fbdev->dev, "[lut]cson %d csoff %d reon %d reoff %d\n", t->cs_on_time, t->cs_off_time, t->re_on_time, t->re_off_time); dev_dbg(hwa742.fbdev->dev, "[lut]weon %d weoff %d recyc %d wecyc %d\n", t->we_on_time, t->we_off_time, t->re_cycle_time, t->we_cycle_time); dev_dbg(hwa742.fbdev->dev, "[lut]rdaccess %d cspulse %d\n", t->access_time, t->cs_pulse_width); return hwa742.extif->convert_timings(t);}static int calc_extif_timings(unsigned long sysclk, int *extif_mem_div){ int max_clk_div; int div; hwa742.extif->get_clk_info(&hwa742.extif_clk_period, &max_clk_div); for (div = 1; div < max_clk_div; div++) { if (calc_reg_timing(sysclk, div) == 0) break; } if (div > max_clk_div) goto err; *extif_mem_div = div; for (div = 1; div < max_clk_div; div++) { if (calc_lut_timing(sysclk, div) == 0) break; } if (div > max_clk_div) goto err; return 0;err: dev_err(hwa742.fbdev->dev, "can't setup timings\n"); return -1;}static void calc_hwa742_clk_rates(unsigned long ext_clk, unsigned long *sys_clk, unsigned long *pix_clk){ int pix_clk_src; int sys_div = 0, sys_mul = 0; int pix_div; pix_clk_src = hwa742_read_reg(HWA742_CLK_SRC_REG); pix_div = ((pix_clk_src >> 3) & 0x1f) + 1; if ((pix_clk_src & (0x3 << 1)) == 0) { /* Source is the PLL */ sys_div = (hwa742_read_reg(HWA742_PLL_DIV_REG) & 0x3f) + 1; sys_mul = (hwa742_read_reg(HWA742_PLL_4_REG) & 0x7f) + 1; *sys_clk = ext_clk * sys_mul / sys_div; } else /* else source is ext clk, or oscillator */ *sys_clk = ext_clk; *pix_clk = *sys_clk / pix_div; /* HZ */ dev_dbg(hwa742.fbdev->dev, "ext_clk %ld pix_src %d pix_div %d sys_div %d sys_mul %d\n", ext_clk, pix_clk_src & (0x3 << 1), pix_div, sys_div, sys_mul); dev_dbg(hwa742.fbdev->dev, "sys_clk %ld pix_clk %ld\n", *sys_clk, *pix_clk);}static int setup_tearsync(unsigned long pix_clk, int extif_div){ int hdisp, vdisp; int hndp, vndp; int hsw, vsw; int hs, vs; int hs_pol_inv, vs_pol_inv; int use_hsvs, use_ndp; u8 b; hsw = hwa742_read_reg(HWA742_HS_W_REG); vsw = hwa742_read_reg(HWA742_VS_W_REG); hs_pol_inv = !(hsw & 0x80); vs_pol_inv = !(vsw & 0x80); hsw = hsw & 0x7f; vsw = vsw & 0x3f; hdisp = (hwa742_read_reg(HWA742_H_DISP_REG) & 0x7f) * 8; vdisp = hwa742_read_reg(HWA742_V_DISP_1_REG) + ((hwa742_read_reg(HWA742_V_DISP_2_REG) & 0x3) << 8); hndp = hwa742_read_reg(HWA742_H_NDP_REG) & 0x7f; vndp = hwa742_read_reg(HWA742_V_NDP_REG); /* time to transfer one pixel (16bpp) in ps */ hwa742.pix_tx_time = hwa742.reg_timings.we_cycle_time; if (hwa742.extif->get_max_tx_rate != NULL) { /* * The external interface might have a rate limitation, * if so, we have to maximize our transfer rate. */ unsigned long min_tx_time; unsigned long max_tx_rate = hwa742.extif->get_max_tx_rate(); dev_dbg(hwa742.fbdev->dev, "max_tx_rate %ld HZ\n", max_tx_rate); min_tx_time = 1000000000 / (max_tx_rate / 1000); /* ps */ if (hwa742.pix_tx_time < min_tx_time) hwa742.pix_tx_time = min_tx_time; } /* time to update one line in ps */ hwa742.line_upd_time = (hdisp + hndp) * 1000000 / (pix_clk / 1000); hwa742.line_upd_time *= 1000; if (hdisp * hwa742.pix_tx_time > hwa742.line_upd_time) /* * transfer speed too low, we might have to use both * HS and VS */ use_hsvs = 1; else /* decent transfer speed, we'll always use only VS */ use_hsvs = 0; if (use_hsvs && (hs_pol_inv || vs_pol_inv)) { /* * HS or'ed with VS doesn't work, use the active high * TE signal based on HNDP / VNDP */ use_ndp = 1; hs_pol_inv = 0; vs_pol_inv = 0; hs = hndp; vs = vndp; } else { /* * Use HS or'ed with VS as a TE signal if both are needed * or VNDP if only vsync is needed. */ use_ndp = 0; hs = hsw; vs = vsw; if (!use_hsvs) { hs_pol_inv = 0; vs_pol_inv = 0; } } hs = hs * 1000000 / (pix_clk / 1000); /* ps */ hs *= 1000; vs = vs * (hdisp + hndp) * 1000000 / (pix_clk / 1000); /* ps */ vs *= 1000; if (vs <= hs) return -EDOM; /* set VS to 120% of HS to minimize VS detection time */ vs = hs * 12 / 10; /* minimize HS too */ hs = 10000; b = hwa742_read_reg(HWA742_NDP_CTRL); b &= ~0x3; b |= use_hsvs ? 1 : 0; b |= (use_ndp && use_hsvs) ? 0 : 2; hwa742_write_reg(HWA742_NDP_CTRL, b); hwa742.vsync_only = !use_hsvs; dev_dbg(hwa742.fbdev->dev, "pix_clk %ld HZ pix_tx_time %ld ps line_upd_time %ld ps\n", pix_clk, hwa742.pix_tx_time, hwa742.line_upd_time); dev_dbg(hwa742.fbdev->dev, "hs %d ps vs %d ps mode %d vsync_only %d\n", hs, vs, (b & 0x3), !use_hsvs); return hwa742.extif->setup_tearsync(1, hs, vs, hs_pol_inv, vs_pol_inv, extif_div);}static void hwa742_get_caps(int plane, struct omapfb_caps *caps){ hwa742.int_ctrl->get_caps(plane, caps); caps->ctrl |= OMAPFB_CAPS_MANUAL_UPDATE | OMAPFB_CAPS_WINDOW_PIXEL_DOUBLE; if (hwa742.te_connected) caps->ctrl |= OMAPFB_CAPS_TEARSYNC; caps->wnd_color |= (1 << OMAPFB_COLOR_RGB565) | (1 << OMAPFB_COLOR_YUV420);}static void hwa742_suspend(void){ hwa742.update_mode_before_suspend = hwa742.update_mode; hwa742_set_update_mode(OMAPFB_UPDATE_DISABLED); /* Enable sleep mode */ hwa742_write_reg(HWA742_POWER_SAVE, 1 << 1); if (hwa742.power_down != NULL) hwa742.power_down(hwa742.fbdev->dev);}static void hwa742_resume(void){ if (hwa742.power_up != NULL) hwa742.power_up(hwa742.fbdev->dev); /* Disable sleep mode */ hwa742_write_reg(HWA742_POWER_SAVE, 0); while (1) { /* Loop until PLL output is stabilized */ if (hwa742_read_reg(HWA742_PLL_DIV_REG) & (1 << 7)) break; set_current_state(TASK_UNINTERRUPTIBLE); schedule_timeout(msecs_to_jiffies(5)); } hwa742_set_update_mode(hwa742.update_mode_before_suspend);}static int hwa742_init(struct omapfb_device *fbdev, int ext_mode, struct omapfb_mem_desc *req_vram){ int r = 0, i; u8 rev, conf; unsigned long ext_clk; unsigned long sys_clk, pix_clk; int extif_mem_div; struct omapfb_platform_data *omapfb_conf; struct hwa742_platform_data *ctrl_conf; BUG_ON(!fbdev->ext_if || !fbdev->int_ctrl); hwa742.fbdev = fbdev; hwa742.extif = fbdev->ext_if; hwa742.int_ctrl = fbdev->int_ctrl; omapfb_conf = fbdev->dev->platform_data; ctrl_conf = omapfb_conf->ctrl_platform_data; if (ctrl_conf == NULL || ctrl_conf->get_clock_rate == NULL) { dev_err(fbdev->dev, "HWA742: missing platform data\n"); r = -ENOENT; goto err1; } hwa742.power_down = ctrl_conf->power_down; hwa742.power_up = ctrl_conf->power_up; spin_lock_init(&hwa742.req_lock); if ((r = hwa742.int_ctrl->init(fbdev, 1, req_vram)) < 0) goto err1; if ((r = hwa742.extif->init(fbdev)) < 0) goto err2; ext_clk = ctrl_conf->get_clock_rate(fbdev->dev); if ((r = calc_extif_timings(ext_clk, &extif_mem_div)) < 0) goto err3; hwa742.extif->set_timings(&hwa742.reg_timings); if (hwa742.power_up != NULL) hwa742.power_up(fbdev->dev); calc_hwa742_clk_rates(ext_clk, &sys_clk, &pix_clk); if ((r = calc_extif_timings(sys_clk, &extif_mem_div)) < 0) goto err4; hwa742.extif->set_timings(&hwa742.reg_timings); rev = hwa742_read_reg(HWA742_REV_CODE_REG); if ((rev & 0xfc) != 0x80) { dev_err(fbdev->dev, "HWA742: invalid revision %02x\n", rev); r = -ENODEV; goto err4; } if (!(hwa742_read_reg(HWA742_PLL_DIV_REG) & 0x80)) { dev_err(fbdev->dev, "HWA742: controller not initialized by the bootloader\n"); r = -ENODEV; goto err4; } if (ctrl_conf->te_connected) { if ((r = setup_tearsync(pix_clk, extif_mem_div)) < 0) { dev_err(hwa742.fbdev->dev, "HWA742: can't setup tearing synchronization\n"); goto err4; } hwa742.te_connected = 1; } hwa742.max_transmit_size = hwa742.extif->max_transmit_size; hwa742.update_mode = OMAPFB_UPDATE_DISABLED; hwa742.auto_update_window.x = 0; hwa742.auto_update_window.y = 0; hwa742.auto_update_window.width = fbdev->panel->x_res; hwa742.auto_update_window.height = fbdev->panel->y_res; hwa742.auto_update_window.format = 0; init_timer(&hwa742.auto_update_timer); hwa742.auto_update_timer.function = hwa742_update_window_auto; hwa742.auto_update_timer.data = 0; hwa742.prev_color_mode = -1; hwa742.prev_flags = 0; hwa742.fbdev = fbdev; INIT_LIST_HEAD(&hwa742.free_req_list); INIT_LIST_HEAD(&hwa742.pending_req_list); for (i = 0; i < ARRAY_SIZE(hwa742.req_pool); i++) list_add(&hwa742.req_pool[i].entry, &hwa742.free_req_list); BUG_ON(i <= IRQ_REQ_POOL_SIZE); sema_init(&hwa742.req_sema, i - IRQ_REQ_POOL_SIZE); conf = hwa742_read_reg(HWA742_CONFIG_REG); dev_info(fbdev->dev, ": Epson HWA742 LCD controller rev %d " "initialized (CNF pins %x)\n", rev & 0x03, conf & 0x07); return 0;err4: if (hwa742.power_down != NULL) hwa742.power_down(fbdev->dev);err3: hwa742.extif->cleanup();err2: hwa742.int_ctrl->cleanup();err1: return r;}static void hwa742_cleanup(void){ hwa742_set_update_mode(OMAPFB_UPDATE_DISABLED); hwa742.extif->cleanup(); hwa742.int_ctrl->cleanup(); if (hwa742.power_down != NULL) hwa742.power_down(hwa742.fbdev->dev);}struct lcd_ctrl hwa742_ctrl = { .name = "hwa742", .init = hwa742_init, .cleanup = hwa742_cleanup, .bind_client = hwa742_bind_client, .get_caps = hwa742_get_caps, .set_update_mode = hwa742_set_update_mode, .get_update_mode = hwa742_get_update_mode, .setup_plane = hwa742_setup_plane, .enable_plane = hwa742_enable_plane, .update_window = hwa742_update_window_async, .sync = hwa742_sync, .suspend = hwa742_suspend, .resume = hwa742_resume,};
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -