⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 lxfb_ops.c

📁 Linux环境下视频显示卡设备的驱动程序源代码
💻 C
📖 第 1 页 / 共 2 页
字号:
/* Geode LX framebuffer driver * * Copyright (C) 2006-2007, Advanced Micro Devices,Inc. * * This program is free software; you can redistribute it and/or modify it * under the terms of the GNU General Public License as published by the * Free Software Foundation; either version 2 of the License, or (at your * option) any later version. */#include <linux/kernel.h>#include <linux/errno.h>#include <linux/fb.h>#include <linux/uaccess.h>#include <linux/delay.h>#include <asm/geode.h>#include "lxfb.h"/* TODO * Support panel scaling * Add acceleration * Add support for interlacing (TV out) * Support compression *//* This is the complete list of PLL frequencies that we can set - * we will choose the closest match to the incoming clock. * freq is the frequency of the dotclock * 1000 (for example, * 24823 = 24.983 Mhz). * pllval is the corresponding PLL value*/static const struct {  unsigned int pllval;  unsigned int freq;} pll_table[] = {  { 0x000131AC,   6231 },  { 0x0001215D,   6294 },  { 0x00011087,   6750 },  { 0x0001216C,   7081 },  { 0x0001218D,   7140 },  { 0x000110C9,   7800 },  { 0x00013147,   7875 },  { 0x000110A7,   8258 },  { 0x00012159,   8778 },  { 0x00014249,   8875 },  { 0x00010057,   9000 },  { 0x0001219A,   9472 },  { 0x00012158,   9792 },  { 0x00010045,  10000 },  { 0x00010089,  10791 },  { 0x000110E7,  11225 },  { 0x00012136,  11430 },  { 0x00013207,  12375 },  { 0x00012187,  12500 },  { 0x00014286,  14063 },  { 0x000110E5,  15016 },  { 0x00014214,  16250 },  { 0x00011105,  17045 },  { 0x000131E4,  18563 },  { 0x00013183,  18750 },  { 0x00014284,  19688 },  { 0x00011104,  20400 },  { 0x00016363,  23625 },  { 0x000031AC,  24923 },  { 0x0000215D,  25175 },  { 0x00001087,  27000 },  { 0x0000216C,  28322 },  { 0x0000218D,  28560 },  { 0x000010C9,  31200 },  { 0x00003147,  31500 },  { 0x000010A7,  33032 },  { 0x00002159,  35112 },  { 0x00004249,  35500 },  { 0x00000057,  36000 },  { 0x0000219A,  37889 },  { 0x00002158,  39168 },  { 0x00000045,  40000 },  { 0x00000089,  43163 },  { 0x000010E7,  44900 },  { 0x00002136,  45720 },  { 0x00003207,  49500 },  { 0x00002187,  50000 },  { 0x00004286,  56250 },  { 0x000010E5,  60065 },  { 0x00004214,  65000 },  { 0x00001105,  68179 },  { 0x000031E4,  74250 },  { 0x00003183,  75000 },  { 0x00004284,  78750 },  { 0x00001104,  81600 },  { 0x00006363,  94500 },  { 0x00005303,  97520 },  { 0x00002183, 100187 },  { 0x00002122, 101420 },  { 0x00001081, 108000 },  { 0x00006201, 113310 },  { 0x00000041, 119650 },  { 0x000041A1, 129600 },  { 0x00002182, 133500 },  { 0x000041B1, 135000 },  { 0x00000051, 144000 },  { 0x000041E1, 148500 },  { 0x000062D1, 157500 },  { 0x000031A1, 162000 },  { 0x00000061, 169203 },  { 0x00004231, 172800 },  { 0x00002151, 175500 },  { 0x000052E1, 189000 },  { 0x00000071, 192000 },  { 0x00003201, 198000 },  { 0x00004291, 202500 },  { 0x00001101, 204750 },  { 0x00007481, 218250 },  { 0x00004170, 229500 },  { 0x00006210, 234000 },  { 0x00003140, 251182 },  { 0x00006250, 261000 },  { 0x000041C0, 278400 },  { 0x00005220, 280640 },  { 0x00000050, 288000 },  { 0x000041E0, 297000 },  { 0x00002130, 320207 }};static void lx_set_dotpll(u32 pllval){	u32 dotpll_lo, dotpll_hi;	int i;	rdmsr(MSR_GLCP_DOTPLL, dotpll_lo, dotpll_hi);	if ((dotpll_lo & MSR_GLCP_DOTPLL_LOCK) && (dotpll_hi == pllval))		return;	dotpll_hi = pllval;	dotpll_lo &= ~(MSR_GLCP_DOTPLL_BYPASS | MSR_GLCP_DOTPLL_HALFPIX);	dotpll_lo |= MSR_GLCP_DOTPLL_DOTRESET;	wrmsr(MSR_GLCP_DOTPLL, dotpll_lo, dotpll_hi);	/* Wait 100us for the PLL to lock */	udelay(100);	/* Now, loop for the lock bit */	for (i = 0; i < 1000; i++) {		rdmsr(MSR_GLCP_DOTPLL, dotpll_lo, dotpll_hi);		if (dotpll_lo & MSR_GLCP_DOTPLL_LOCK)			break;	}	/* Clear the reset bit */	dotpll_lo &= ~MSR_GLCP_DOTPLL_DOTRESET;	wrmsr(MSR_GLCP_DOTPLL, dotpll_lo, dotpll_hi);}/* Set the clock based on the frequency specified by the current mode */static void lx_set_clock(struct fb_info *info){	unsigned int diff, min, best = 0;	unsigned int freq, i;	freq = (unsigned int) (1000000000 / info->var.pixclock);	min = abs(pll_table[0].freq - freq);	for (i = 0; i < ARRAY_SIZE(pll_table); i++) {		diff = abs(pll_table[i].freq - freq);		if (diff < min) {			min = diff;			best = i;		}	}	lx_set_dotpll(pll_table[best].pllval & 0x00017FFF);}static void lx_graphics_disable(struct fb_info *info){	struct lxfb_par *par = info->par;	unsigned int val, gcfg;	/* Note:  This assumes that the video is in a quitet state */	write_vp(par, VP_A1T, 0);	write_vp(par, VP_A2T, 0);	write_vp(par, VP_A3T, 0);	/* Turn off the VGA and video enable */	val = read_dc(par, DC_GENERAL_CFG) & ~(DC_GENERAL_CFG_VGAE |			DC_GENERAL_CFG_VIDE);	write_dc(par, DC_GENERAL_CFG, val);	val = read_vp(par, VP_VCFG) & ~VP_VCFG_VID_EN;	write_vp(par, VP_VCFG, val);	write_dc(par, DC_IRQ, DC_IRQ_MASK | DC_IRQ_VIP_VSYNC_LOSS_IRQ_MASK |			DC_IRQ_STATUS | DC_IRQ_VIP_VSYNC_IRQ_STATUS);	val = read_dc(par, DC_GENLK_CTL) & ~DC_GENLK_CTL_GENLK_EN;	write_dc(par, DC_GENLK_CTL, val);	val = read_dc(par, DC_CLR_KEY);	write_dc(par, DC_CLR_KEY, val & ~DC_CLR_KEY_CLR_KEY_EN);	/* turn off the panel */	write_fp(par, FP_PM, read_fp(par, FP_PM) & ~FP_PM_P);	val = read_vp(par, VP_MISC) | VP_MISC_DACPWRDN;	write_vp(par, VP_MISC, val);	/* Turn off the display */	val = read_vp(par, VP_DCFG);	write_vp(par, VP_DCFG, val & ~(VP_DCFG_CRT_EN | VP_DCFG_HSYNC_EN |			VP_DCFG_VSYNC_EN | VP_DCFG_DAC_BL_EN));	gcfg = read_dc(par, DC_GENERAL_CFG);	gcfg &= ~(DC_GENERAL_CFG_CMPE | DC_GENERAL_CFG_DECE);	write_dc(par, DC_GENERAL_CFG, gcfg);	/* Turn off the TGEN */	val = read_dc(par, DC_DISPLAY_CFG);	val &= ~DC_DISPLAY_CFG_TGEN;	write_dc(par, DC_DISPLAY_CFG, val);	/* Wait 1000 usecs to ensure that the TGEN is clear */	udelay(1000);	/* Turn off the FIFO loader */	gcfg &= ~DC_GENERAL_CFG_DFLE;	write_dc(par, DC_GENERAL_CFG, gcfg);	/* Lastly, wait for the GP to go idle */	do {		val = read_gp(par, GP_BLT_STATUS);	} while ((val & GP_BLT_STATUS_PB) || !(val & GP_BLT_STATUS_CE));}static void lx_graphics_enable(struct fb_info *info){	struct lxfb_par *par = info->par;	u32 temp, config;	/* Set the video request register */	write_vp(par, VP_VRR, 0);	/* Set up the polarities */	config = read_vp(par, VP_DCFG);	config &= ~(VP_DCFG_CRT_SYNC_SKW | VP_DCFG_PWR_SEQ_DELAY |			VP_DCFG_CRT_HSYNC_POL | VP_DCFG_CRT_VSYNC_POL);	config |= (VP_DCFG_CRT_SYNC_SKW_DEFAULT | VP_DCFG_PWR_SEQ_DELAY_DEFAULT			| VP_DCFG_GV_GAM);	if (info->var.sync & FB_SYNC_HOR_HIGH_ACT)		config |= VP_DCFG_CRT_HSYNC_POL;	if (info->var.sync & FB_SYNC_VERT_HIGH_ACT)		config |= VP_DCFG_CRT_VSYNC_POL;	if (par->output & OUTPUT_PANEL) {		u32 msrlo, msrhi;		write_fp(par, FP_PT1, 0);		write_fp(par, FP_PT2, FP_PT2_SCRC);		write_fp(par, FP_DFC, FP_DFC_BC);		msrlo = MSR_LX_MSR_PADSEL_TFT_SEL_LOW;		msrhi = MSR_LX_MSR_PADSEL_TFT_SEL_HIGH;		wrmsr(MSR_LX_MSR_PADSEL, msrlo, msrhi);	}	if (par->output & OUTPUT_CRT) {		config |= VP_DCFG_CRT_EN | VP_DCFG_HSYNC_EN |				VP_DCFG_VSYNC_EN | VP_DCFG_DAC_BL_EN;	}	write_vp(par, VP_DCFG, config);	/* Turn the CRT dacs back on */	if (par->output & OUTPUT_CRT) {		temp = read_vp(par, VP_MISC);		temp &= ~(VP_MISC_DACPWRDN | VP_MISC_APWRDN);		write_vp(par, VP_MISC, temp);	}	/* Turn the panel on (if it isn't already) */	if (par->output & OUTPUT_PANEL)		write_fp(par, FP_PM, read_fp(par, FP_PM) | FP_PM_P);}unsigned int lx_framebuffer_size(void){	unsigned int val;	if (!geode_has_vsa2()) {		uint32_t hi, lo;		/* The number of pages is (PMAX - PMIN)+1 */		rdmsr(MSR_GLIU_P2D_RO0, lo, hi);		/* PMAX */		val = ((hi & 0xff) << 12) | ((lo & 0xfff00000) >> 20);		/* PMIN */		val -= (lo & 0x000fffff);		val += 1;		/* The page size is 4k */		return (val << 12);	}	/* The frame buffer size is reported by a VSM in VSA II */	/* Virtual Register Class    = 0x02                     */	/* VG_MEM_SIZE (1MB units)   = 0x00                     */	outw(VSA_VR_UNLOCK, VSA_VRC_INDEX);	outw(VSA_VR_MEM_SIZE, VSA_VRC_INDEX);	val = (unsigned int)(inw(VSA_VRC_DATA)) & 0xFE;	return (val << 20);}void lx_set_mode(struct fb_info *info){	struct lxfb_par *par = info->par;	u64 msrval;	unsigned int max, dv, val, size;	unsigned int gcfg, dcfg;	int hactive, hblankstart, hsyncstart, hsyncend, hblankend, htotal;	int vactive, vblankstart, vsyncstart, vsyncend, vblankend, vtotal;	/* Unlock the DC registers */	write_dc(par, DC_UNLOCK, DC_UNLOCK_UNLOCK);	lx_graphics_disable(info);	lx_set_clock(info);	/* Set output mode */	rdmsrl(MSR_LX_GLD_MSR_CONFIG, msrval);	msrval &= ~MSR_LX_GLD_MSR_CONFIG_FMT;	if (par->output & OUTPUT_PANEL) {		msrval |= MSR_LX_GLD_MSR_CONFIG_FMT_FP;		if (par->output & OUTPUT_CRT)			msrval |= MSR_LX_GLD_MSR_CONFIG_FPC;		else			msrval &= ~MSR_LX_GLD_MSR_CONFIG_FPC;	} else		msrval |= MSR_LX_GLD_MSR_CONFIG_FMT_CRT;	wrmsrl(MSR_LX_GLD_MSR_CONFIG, msrval);	/* Clear the various buffers */	/* FIXME:  Adjust for panning here */	write_dc(par, DC_FB_ST_OFFSET, 0);	write_dc(par, DC_CB_ST_OFFSET, 0);	write_dc(par, DC_CURS_ST_OFFSET, 0);	/* FIXME: Add support for interlacing */	/* FIXME: Add support for scaling */	val = read_dc(par, DC_GENLK_CTL);	val &= ~(DC_GENLK_CTL_ALPHA_FLICK_EN | DC_GENLK_CTL_FLICK_EN |			DC_GENLK_CTL_FLICK_SEL_MASK);	/* Default scaling params */	write_dc(par, DC_GFX_SCALE, (0x4000 << 16) | 0x4000);	write_dc(par, DC_IRQ_FILT_CTL, 0);	write_dc(par, DC_GENLK_CTL, val);	/* FIXME:  Support compression */	if (info->fix.line_length > 4096)		dv = DC_DV_CTL_DV_LINE_SIZE_8K;	else if (info->fix.line_length > 2048)		dv = DC_DV_CTL_DV_LINE_SIZE_4K;	else if (info->fix.line_length > 1024)		dv = DC_DV_CTL_DV_LINE_SIZE_2K;	else		dv = DC_DV_CTL_DV_LINE_SIZE_1K;	max = info->fix.line_length * info->var.yres;	max = (max + 0x3FF) & 0xFFFFFC00;	write_dc(par, DC_DV_TOP, max | DC_DV_TOP_DV_TOP_EN);	val = read_dc(par, DC_DV_CTL) & ~DC_DV_CTL_DV_LINE_SIZE;	write_dc(par, DC_DV_CTL, val | dv);	size = info->var.xres * (info->var.bits_per_pixel >> 3);	write_dc(par, DC_GFX_PITCH, info->fix.line_length >> 3);	write_dc(par, DC_LINE_SIZE, (size + 7) >> 3);

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -