📄 prev_cmp_watch.qmsg
字号:
{ "Info" "IQEXE_SEPARATOR" "" "Info: *******************************************************************" { } { } 3 0 "*******************************************************************" 0 0 "" 0 0}
{ "Info" "IQEXE_START_BANNER_PRODUCT" "Functional Simulation Netlist Generation Quartus II " "Info: Running Quartus II Functional Simulation Netlist Generation" { { "Info" "IQEXE_START_BANNER_VERSION" "Version 8.1 Build 163 10/28/2008 SJ Full Version " "Info: Version 8.1 Build 163 10/28/2008 SJ Full Version" { } { } 0 0 "%1!s!" 0 0 "" 0 0} { "Info" "IQEXE_START_BANNER_TIME" "Thu Nov 27 21:01:25 2008 " "Info: Processing started: Thu Nov 27 21:01:25 2008" { } { } 0 0 "Processing started: %1!s!" 0 0 "" 0 0} } { } 4 0 "Running %2!s! %1!s!" 0 0 "" 0 0}
{ "Info" "IQEXE_START_BANNER_COMMANDLINE" "quartus_map --read_settings_files=on --write_settings_files=off watch -c watch --generate_functional_sim_netlist " "Info: Command: quartus_map --read_settings_files=on --write_settings_files=off watch -c watch --generate_functional_sim_netlist" { } { } 0 0 "Command: %1!s!" 0 0 "" 0 0}
{ "Info" "ISGN_NUM_OF_DESIGN_UNITS_AND_ENTITIES" "watch.v 1 1 " "Info: Found 1 design units, including 1 entities, in source file watch.v" { { "Info" "ISGN_ENTITY_NAME" "1 watch " "Info: Found entity 1: watch" { } { { "watch.v" "" { Text "E:/quartus project/procedure/watch/watch.v" 1 -1 0 } } } 0 0 "Found entity %1!d!: %2!s!" 0 0 "" 0 0} } { } 0 0 "Found %2!llu! design units, including %3!llu! entities, in source file %1!s!" 0 0 "" 0 0}
{ "Info" "ISGN_START_ELABORATION_TOP" "watch " "Info: Elaborating entity \"watch\" for the top level hierarchy" { } { } 0 0 "Elaborating entity \"%1!s!\" for the top level hierarchy" 0 0 "" 0 0}
{ "Warning" "WVRFX_L2_VERI_ALWAYS_ID_HOLDS_VALUE" "display1 watch.v(13) " "Warning (10240): Verilog HDL Always Construct warning at watch.v(13): inferring latch(es) for variable \"display1\", which holds its previous value in one or more paths through the always construct" { } { { "watch.v" "" { Text "E:/quartus project/procedure/watch/watch.v" 13 0 0 } } } 0 10240 "Verilog HDL Always Construct warning at %2!s!: inferring latch(es) for variable \"%1!s!\", which holds its previous value in one or more paths through the always construct" 0 0 "" 0 0}
{ "Warning" "WVRFX_L2_VERI_INCOMPLETE_CASE_STATEMENT" "watch.v(28) " "Warning (10270): Verilog HDL Case Statement warning at watch.v(28): incomplete case statement has no default case item" { } { { "watch.v" "" { Text "E:/quartus project/procedure/watch/watch.v" 28 0 0 } } } 0 10270 "Verilog HDL Case Statement warning at %1!s!: incomplete case statement has no default case item" 0 0 "" 0 0}
{ "Warning" "WVRFX_L2_VERI_ALWAYS_ID_HOLDS_VALUE" "display2 watch.v(27) " "Warning (10240): Verilog HDL Always Construct warning at watch.v(27): inferring latch(es) for variable \"display2\", which holds its previous value in one or more paths through the always construct" { } { { "watch.v" "" { Text "E:/quartus project/procedure/watch/watch.v" 27 0 0 } } } 0 10240 "Verilog HDL Always Construct warning at %2!s!: inferring latch(es) for variable \"%1!s!\", which holds its previous value in one or more paths through the always construct" 0 0 "" 0 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "display2\[0\] watch.v(27) " "Info (10041): Inferred latch for \"display2\[0\]\" at watch.v(27)" { } { { "watch.v" "" { Text "E:/quartus project/procedure/watch/watch.v" 27 0 0 } } } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "display2\[1\] watch.v(27) " "Info (10041): Inferred latch for \"display2\[1\]\" at watch.v(27)" { } { { "watch.v" "" { Text "E:/quartus project/procedure/watch/watch.v" 27 0 0 } } } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "display2\[2\] watch.v(27) " "Info (10041): Inferred latch for \"display2\[2\]\" at watch.v(27)" { } { { "watch.v" "" { Text "E:/quartus project/procedure/watch/watch.v" 27 0 0 } } } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "display2\[3\] watch.v(27) " "Info (10041): Inferred latch for \"display2\[3\]\" at watch.v(27)" { } { { "watch.v" "" { Text "E:/quartus project/procedure/watch/watch.v" 27 0 0 } } } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "display2\[4\] watch.v(27) " "Info (10041): Inferred latch for \"display2\[4\]\" at watch.v(27)" { } { { "watch.v" "" { Text "E:/quartus project/procedure/watch/watch.v" 27 0 0 } } } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "display2\[5\] watch.v(27) " "Info (10041): Inferred latch for \"display2\[5\]\" at watch.v(27)" { } { { "watch.v" "" { Text "E:/quartus project/procedure/watch/watch.v" 27 0 0 } } } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "display2\[6\] watch.v(27) " "Info (10041): Inferred latch for \"display2\[6\]\" at watch.v(27)" { } { { "watch.v" "" { Text "E:/quartus project/procedure/watch/watch.v" 27 0 0 } } } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "display1\[0\] watch.v(17) " "Info (10041): Inferred latch for \"display1\[0\]\" at watch.v(17)" { } { { "watch.v" "" { Text "E:/quartus project/procedure/watch/watch.v" 17 0 0 } } } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "display1\[1\] watch.v(17) " "Info (10041): Inferred latch for \"display1\[1\]\" at watch.v(17)" { } { { "watch.v" "" { Text "E:/quartus project/procedure/watch/watch.v" 17 0 0 } } } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "display1\[2\] watch.v(17) " "Info (10041): Inferred latch for \"display1\[2\]\" at watch.v(17)" { } { { "watch.v" "" { Text "E:/quartus project/procedure/watch/watch.v" 17 0 0 } } } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "display1\[3\] watch.v(17) " "Info (10041): Inferred latch for \"display1\[3\]\" at watch.v(17)" { } { { "watch.v" "" { Text "E:/quartus project/procedure/watch/watch.v" 17 0 0 } } } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "display1\[4\] watch.v(17) " "Info (10041): Inferred latch for \"display1\[4\]\" at watch.v(17)" { } { { "watch.v" "" { Text "E:/quartus project/procedure/watch/watch.v" 17 0 0 } } } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "display1\[5\] watch.v(17) " "Info (10041): Inferred latch for \"display1\[5\]\" at watch.v(17)" { } { { "watch.v" "" { Text "E:/quartus project/procedure/watch/watch.v" 17 0 0 } } } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0 0}
{ "Info" "IVRFX_L2_VDB_LATCH_INFERRED" "display1\[6\] watch.v(17) " "Info (10041): Inferred latch for \"display1\[6\]\" at watch.v(17)" { } { { "watch.v" "" { Text "E:/quartus project/procedure/watch/watch.v" 17 0 0 } } } 0 10041 "Inferred latch for \"%1!s!\" at %2!s!" 0 0 "" 0 0}
{ "Info" "IQEXE_ERROR_COUNT" "Functional Simulation Netlist Generation 0 s 3 s Quartus II " "Info: Quartus II Functional Simulation Netlist Generation was successful. 0 errors, 3 warnings" { { "Info" "IQEXE_END_PEAK_VSIZE_MEMORY" "165 " "Info: Peak virtual memory: 165 megabytes" { } { } 0 0 "Peak virtual memory: %1!s! megabytes" 0 0 "" 0 0} { "Info" "IQEXE_END_BANNER_TIME" "Thu Nov 27 21:01:26 2008 " "Info: Processing ended: Thu Nov 27 21:01:26 2008" { } { } 0 0 "Processing ended: %1!s!" 0 0 "" 0 0} { "Info" "IQEXE_ELAPSED_TIME" "00:00:01 " "Info: Elapsed time: 00:00:01" { } { } 0 0 "Elapsed time: %1!s!" 0 0 "" 0 0} { "Info" "IQEXE_ELAPSED_CPU_TIME" "00:00:01 " "Info: Total CPU time (on all processors): 00:00:01" { } { } 0 0 "Total CPU time (on all processors): %1!s!" 0 0 "" 0 0} } { } 0 0 "%6!s! %1!s! was successful. %2!d! error%3!s!, %4!d! warning%5!s!" 0 0 "" 0 0}
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -