📄 dds_vhdl.fit.eqn
字号:
S2_q_a[9]_PORT_A_write_enable_reg = DFFE(S2_q_a[9]_PORT_A_write_enable, S2_q_a[9]_clock_0, , , );
S2_q_a[9]_PORT_B_write_enable = T2L62;
S2_q_a[9]_PORT_B_write_enable_reg = DFFE(S2_q_a[9]_PORT_B_write_enable, S2_q_a[9]_clock_1, , , );
S2_q_a[9]_clock_0 = GLOBAL(X1__clk0);
S2_q_a[9]_clock_1 = GLOBAL(A1L5);
S2_q_a[9]_PORT_A_data_out = MEMORY(S2_q_a[9]_PORT_A_data_in_reg, S2_q_a[9]_PORT_B_data_in_reg, S2_q_a[9]_PORT_A_address_reg, S2_q_a[9]_PORT_B_address_reg, S2_q_a[9]_PORT_A_write_enable_reg, S2_q_a[9]_PORT_B_write_enable_reg, , , S2_q_a[9]_clock_0, S2_q_a[9]_clock_1, , , , );
S2_q_a[1] = S2_q_a[9]_PORT_A_data_out[3];
--S2_q_a[2] is sin_rom:u6|altsyncram:altsyncram_component|altsyncram_m9t:auto_generated|altsyncram_t5b2:altsyncram1|q_a[2] at M4K_X19_Y10
S2_q_a[9]_PORT_A_data_in = BUS(VCC, VCC, VCC, VCC);
S2_q_a[9]_PORT_A_data_in_reg = DFFE(S2_q_a[9]_PORT_A_data_in, S2_q_a[9]_clock_0, , , );
S2_q_a[9]_PORT_B_data_in = BUS(T2_ram_rom_data_reg[9], T2_ram_rom_data_reg[8], T2_ram_rom_data_reg[2], T2_ram_rom_data_reg[1]);
S2_q_a[9]_PORT_B_data_in_reg = DFFE(S2_q_a[9]_PORT_B_data_in, S2_q_a[9]_clock_1, , , );
S2_q_a[9]_PORT_A_address = BUS(D1_DOUT[22], D1_DOUT[23], D1_DOUT[24], D1_DOUT[25], D1_DOUT[26], D1_DOUT[27], D1_DOUT[28], D1_DOUT[29], D1_DOUT[30], D1_DOUT[31]);
S2_q_a[9]_PORT_A_address_reg = DFFE(S2_q_a[9]_PORT_A_address, S2_q_a[9]_clock_0, , , );
S2_q_a[9]_PORT_B_address = BUS(V2_safe_q[0], V2_safe_q[1], V2_safe_q[2], V2_safe_q[3], V2_safe_q[4], V2_safe_q[5], V2_safe_q[6], V2_safe_q[7], V2_safe_q[8], V2_safe_q[9]);
S2_q_a[9]_PORT_B_address_reg = DFFE(S2_q_a[9]_PORT_B_address, S2_q_a[9]_clock_1, , , );
S2_q_a[9]_PORT_A_write_enable = GND;
S2_q_a[9]_PORT_A_write_enable_reg = DFFE(S2_q_a[9]_PORT_A_write_enable, S2_q_a[9]_clock_0, , , );
S2_q_a[9]_PORT_B_write_enable = T2L62;
S2_q_a[9]_PORT_B_write_enable_reg = DFFE(S2_q_a[9]_PORT_B_write_enable, S2_q_a[9]_clock_1, , , );
S2_q_a[9]_clock_0 = GLOBAL(X1__clk0);
S2_q_a[9]_clock_1 = GLOBAL(A1L5);
S2_q_a[9]_PORT_A_data_out = MEMORY(S2_q_a[9]_PORT_A_data_in_reg, S2_q_a[9]_PORT_B_data_in_reg, S2_q_a[9]_PORT_A_address_reg, S2_q_a[9]_PORT_B_address_reg, S2_q_a[9]_PORT_A_write_enable_reg, S2_q_a[9]_PORT_B_write_enable_reg, , , S2_q_a[9]_clock_0, S2_q_a[9]_clock_1, , , , );
S2_q_a[2] = S2_q_a[9]_PORT_A_data_out[2];
--S2_q_a[8] is sin_rom:u6|altsyncram:altsyncram_component|altsyncram_m9t:auto_generated|altsyncram_t5b2:altsyncram1|q_a[8] at M4K_X19_Y10
S2_q_a[9]_PORT_A_data_in = BUS(VCC, VCC, VCC, VCC);
S2_q_a[9]_PORT_A_data_in_reg = DFFE(S2_q_a[9]_PORT_A_data_in, S2_q_a[9]_clock_0, , , );
S2_q_a[9]_PORT_B_data_in = BUS(T2_ram_rom_data_reg[9], T2_ram_rom_data_reg[8], T2_ram_rom_data_reg[2], T2_ram_rom_data_reg[1]);
S2_q_a[9]_PORT_B_data_in_reg = DFFE(S2_q_a[9]_PORT_B_data_in, S2_q_a[9]_clock_1, , , );
S2_q_a[9]_PORT_A_address = BUS(D1_DOUT[22], D1_DOUT[23], D1_DOUT[24], D1_DOUT[25], D1_DOUT[26], D1_DOUT[27], D1_DOUT[28], D1_DOUT[29], D1_DOUT[30], D1_DOUT[31]);
S2_q_a[9]_PORT_A_address_reg = DFFE(S2_q_a[9]_PORT_A_address, S2_q_a[9]_clock_0, , , );
S2_q_a[9]_PORT_B_address = BUS(V2_safe_q[0], V2_safe_q[1], V2_safe_q[2], V2_safe_q[3], V2_safe_q[4], V2_safe_q[5], V2_safe_q[6], V2_safe_q[7], V2_safe_q[8], V2_safe_q[9]);
S2_q_a[9]_PORT_B_address_reg = DFFE(S2_q_a[9]_PORT_B_address, S2_q_a[9]_clock_1, , , );
S2_q_a[9]_PORT_A_write_enable = GND;
S2_q_a[9]_PORT_A_write_enable_reg = DFFE(S2_q_a[9]_PORT_A_write_enable, S2_q_a[9]_clock_0, , , );
S2_q_a[9]_PORT_B_write_enable = T2L62;
S2_q_a[9]_PORT_B_write_enable_reg = DFFE(S2_q_a[9]_PORT_B_write_enable, S2_q_a[9]_clock_1, , , );
S2_q_a[9]_clock_0 = GLOBAL(X1__clk0);
S2_q_a[9]_clock_1 = GLOBAL(A1L5);
S2_q_a[9]_PORT_A_data_out = MEMORY(S2_q_a[9]_PORT_A_data_in_reg, S2_q_a[9]_PORT_B_data_in_reg, S2_q_a[9]_PORT_A_address_reg, S2_q_a[9]_PORT_B_address_reg, S2_q_a[9]_PORT_A_write_enable_reg, S2_q_a[9]_PORT_B_write_enable_reg, , , S2_q_a[9]_clock_0, S2_q_a[9]_clock_1, , , , );
S2_q_a[8] = S2_q_a[9]_PORT_A_data_out[1];
--S2_q_b[1] is sin_rom:u6|altsyncram:altsyncram_component|altsyncram_m9t:auto_generated|altsyncram_t5b2:altsyncram1|q_b[1] at M4K_X19_Y10
S2_q_b[9]_PORT_A_data_in = BUS(VCC, VCC, VCC, VCC);
S2_q_b[9]_PORT_A_data_in_reg = DFFE(S2_q_b[9]_PORT_A_data_in, S2_q_b[9]_clock_0, , , );
S2_q_b[9]_PORT_B_data_in = BUS(T2_ram_rom_data_reg[9], T2_ram_rom_data_reg[8], T2_ram_rom_data_reg[2], T2_ram_rom_data_reg[1]);
S2_q_b[9]_PORT_B_data_in_reg = DFFE(S2_q_b[9]_PORT_B_data_in, S2_q_b[9]_clock_1, , , );
S2_q_b[9]_PORT_A_address = BUS(D1_DOUT[22], D1_DOUT[23], D1_DOUT[24], D1_DOUT[25], D1_DOUT[26], D1_DOUT[27], D1_DOUT[28], D1_DOUT[29], D1_DOUT[30], D1_DOUT[31]);
S2_q_b[9]_PORT_A_address_reg = DFFE(S2_q_b[9]_PORT_A_address, S2_q_b[9]_clock_0, , , );
S2_q_b[9]_PORT_B_address = BUS(V2_safe_q[0], V2_safe_q[1], V2_safe_q[2], V2_safe_q[3], V2_safe_q[4], V2_safe_q[5], V2_safe_q[6], V2_safe_q[7], V2_safe_q[8], V2_safe_q[9]);
S2_q_b[9]_PORT_B_address_reg = DFFE(S2_q_b[9]_PORT_B_address, S2_q_b[9]_clock_1, , , );
S2_q_b[9]_PORT_A_write_enable = GND;
S2_q_b[9]_PORT_A_write_enable_reg = DFFE(S2_q_b[9]_PORT_A_write_enable, S2_q_b[9]_clock_0, , , );
S2_q_b[9]_PORT_B_write_enable = T2L62;
S2_q_b[9]_PORT_B_write_enable_reg = DFFE(S2_q_b[9]_PORT_B_write_enable, S2_q_b[9]_clock_1, , , );
S2_q_b[9]_clock_0 = GLOBAL(X1__clk0);
S2_q_b[9]_clock_1 = GLOBAL(A1L5);
S2_q_b[9]_PORT_B_data_out = MEMORY(S2_q_b[9]_PORT_A_data_in_reg, S2_q_b[9]_PORT_B_data_in_reg, S2_q_b[9]_PORT_A_address_reg, S2_q_b[9]_PORT_B_address_reg, S2_q_b[9]_PORT_A_write_enable_reg, S2_q_b[9]_PORT_B_write_enable_reg, , , S2_q_b[9]_clock_0, S2_q_b[9]_clock_1, , , , );
S2_q_b[1] = S2_q_b[9]_PORT_B_data_out[3];
--S2_q_b[2] is sin_rom:u6|altsyncram:altsyncram_component|altsyncram_m9t:auto_generated|altsyncram_t5b2:altsyncram1|q_b[2] at M4K_X19_Y10
S2_q_b[9]_PORT_A_data_in = BUS(VCC, VCC, VCC, VCC);
S2_q_b[9]_PORT_A_data_in_reg = DFFE(S2_q_b[9]_PORT_A_data_in, S2_q_b[9]_clock_0, , , );
S2_q_b[9]_PORT_B_data_in = BUS(T2_ram_rom_data_reg[9], T2_ram_rom_data_reg[8], T2_ram_rom_data_reg[2], T2_ram_rom_data_reg[1]);
S2_q_b[9]_PORT_B_data_in_reg = DFFE(S2_q_b[9]_PORT_B_data_in, S2_q_b[9]_clock_1, , , );
S2_q_b[9]_PORT_A_address = BUS(D1_DOUT[22], D1_DOUT[23], D1_DOUT[24], D1_DOUT[25], D1_DOUT[26], D1_DOUT[27], D1_DOUT[28], D1_DOUT[29], D1_DOUT[30], D1_DOUT[31]);
S2_q_b[9]_PORT_A_address_reg = DFFE(S2_q_b[9]_PORT_A_address, S2_q_b[9]_clock_0, , , );
S2_q_b[9]_PORT_B_address = BUS(V2_safe_q[0], V2_safe_q[1], V2_safe_q[2], V2_safe_q[3], V2_safe_q[4], V2_safe_q[5], V2_safe_q[6], V2_safe_q[7], V2_safe_q[8], V2_safe_q[9]);
S2_q_b[9]_PORT_B_address_reg = DFFE(S2_q_b[9]_PORT_B_address, S2_q_b[9]_clock_1, , , );
S2_q_b[9]_PORT_A_write_enable = GND;
S2_q_b[9]_PORT_A_write_enable_reg = DFFE(S2_q_b[9]_PORT_A_write_enable, S2_q_b[9]_clock_0, , , );
S2_q_b[9]_PORT_B_write_enable = T2L62;
S2_q_b[9]_PORT_B_write_enable_reg = DFFE(S2_q_b[9]_PORT_B_write_enable, S2_q_b[9]_clock_1, , , );
S2_q_b[9]_clock_0 = GLOBAL(X1__clk0);
S2_q_b[9]_clock_1 = GLOBAL(A1L5);
S2_q_b[9]_PORT_B_data_out = MEMORY(S2_q_b[9]_PORT_A_data_in_reg, S2_q_b[9]_PORT_B_data_in_reg, S2_q_b[9]_PORT_A_address_reg, S2_q_b[9]_PORT_B_address_reg, S2_q_b[9]_PORT_A_write_enable_reg, S2_q_b[9]_PORT_B_write_enable_reg, , , S2_q_b[9]_clock_0, S2_q_b[9]_clock_1, , , , );
S2_q_b[2] = S2_q_b[9]_PORT_B_data_out[2];
--S2_q_b[8] is sin_rom:u6|altsyncram:altsyncram_component|altsyncram_m9t:auto_generated|altsyncram_t5b2:altsyncram1|q_b[8] at M4K_X19_Y10
S2_q_b[9]_PORT_A_data_in = BUS(VCC, VCC, VCC, VCC);
S2_q_b[9]_PORT_A_data_in_reg = DFFE(S2_q_b[9]_PORT_A_data_in, S2_q_b[9]_clock_0, , , );
S2_q_b[9]_PORT_B_data_in = BUS(T2_ram_rom_data_reg[9], T2_ram_rom_data_reg[8], T2_ram_rom_data_reg[2], T2_ram_rom_data_reg[1]);
S2_q_b[9]_PORT_B_data_in_reg = DFFE(S2_q_b[9]_PORT_B_data_in, S2_q_b[9]_clock_1, , , );
S2_q_b[9]_PORT_A_address = BUS(D1_DOUT[22], D1_DOUT[23], D1_DOUT[24], D1_DOUT[25], D1_DOUT[26], D1_DOUT[27], D1_DOUT[28], D1_DOUT[29], D1_DOUT[30], D1_DOUT[31]);
S2_q_b[9]_PORT_A_address_reg = DFFE(S2_q_b[9]_PORT_A_address, S2_q_b[9]_clock_0, , , );
S2_q_b[9]_PORT_B_address = BUS(V2_safe_q[0], V2_safe_q[1], V2_safe_q[2], V2_safe_q[3], V2_safe_q[4], V2_safe_q[5], V2_safe_q[6], V2_safe_q[7], V2_safe_q[8], V2_safe_q[9]);
S2_q_b[9]_PORT_B_address_reg = DFFE(S2_q_b[9]_PORT_B_address, S2_q_b[9]_clock_1, , , );
S2_q_b[9]_PORT_A_write_enable = GND;
S2_q_b[9]_PORT_A_write_enable_reg = DFFE(S2_q_b[9]_PORT_A_write_enable, S2_q_b[9]_clock_0, , , );
S2_q_b[9]_PORT_B_write_enable = T2L62;
S2_q_b[9]_PORT_B_write_enable_reg = DFFE(S2_q_b[9]_PORT_B_write_enable, S2_q_b[9]_clock_1, , , );
S2_q_b[9]_clock_0 = GLOBAL(X1__clk0);
S2_q_b[9]_clock_1 = GLOBAL(A1L5);
S2_q_b[9]_PORT_B_data_out = MEMORY(S2_q_b[9]_PORT_A_data_in_reg, S2_q_b[9]_PORT_B_data_in_reg, S2_q_b[9]_PORT_A_address_reg, S2_q_b[9]_PORT_B_address_reg, S2_q_b[9]_PORT_A_write_enable_reg, S2_q_b[9]_PORT_B_write_enable_reg, , , S2_q_b[9]_clock_0, S2_q_b[9]_clock_1, , , , );
S2_q_b[8] = S2_q_b[9]_PORT_B_data_out[1];
--S2_q_a[7] is sin_rom:u6|altsyncram:altsyncram_component|altsyncram_m9t:auto_generated|altsyncram_t5b2:altsyncram1|q_a[7] at M4K_X19_Y9
--RAM Block Operation Mode: True Dual-Port
--Port A Depth: 1024, Port A Width: 4, Port B Depth: 1024, Port B Width: 4
--Port A Logical Depth: 1024, Port A Logical Width: 10, Port B Logical Depth: 1024, Port B Logical Width: 10
--Port A Input: Registered, Port A Output: Un-registered, Port B Input: Registered, Port B Output: Un-registered
S2_q_a[7]_PORT_A_data_in = BUS(VCC, VCC, VCC, VCC);
S2_q_a[7]_PORT_A_data_in_reg = DFFE(S2_q_a[7]_PORT_A_data_in, S2_q_a[7]_clock_0, , , );
S2_q_a[7]_PORT_B_data_in = BUS(T2_ram_rom_data_reg[7], T2_ram_rom_data_reg[6], T2_ram_rom_data_reg[5], T2_ram_rom_data_reg[3]);
S2_q_a[7]_PORT_B_data_in_reg = DFFE(S2_q_a[7]_PORT_B_data_in, S2_q_a[7]_clock_1, , , );
S2_q_a[7]_PORT_A_address = BUS(D1_DOUT[22], D1_DOUT[23], D1_DOUT[24], D1_DOUT[25], D1_DOUT[26], D1_DOUT[27], D1_DOUT[28], D1_DOUT[29], D1_DOUT[30], D1_DOUT[31]);
S2_q_a[7]_PORT_A_address_reg = DFFE(S2_q_a[7]_PORT_A_address, S2_q_a[7]_clock_0, , , );
S2_q_a[7]_PORT_B_address = BUS(V2_safe_q[0], V2_safe_q[1], V2_safe_q[2], V2_safe_q[3], V2_safe_q[4], V2_safe_q[5], V2_safe_q[6], V2_safe_q[7], V2_safe_q[8], V2_safe_q[9]);
S2_q_a[7]_PORT_B_address_reg = DFFE(S2_q_a[7]_PORT_B_address, S2_q_a[7]_clock_1, , , );
S2_q_a[7]_PORT_A_write_enable = GND;
S2_q_a[7]_PORT_A_write_enable_reg = DFFE(S2_q_a[7]_PORT_A_write_enable, S2_q_a[7]_clock_0, , , );
S2_q_a[7]_PORT_B_write_enable = T2L62;
S2_q_a[7]_PORT_B_write_enable_reg = DFFE(S2_q_a[7]_PORT_B_write_enable, S2_q_a[7]_clock_1, , , );
S2_q_a[7]_clock_0 = GLOBAL(X1__clk0);
S2_q_a[7]_clock_1 = GLOBAL(A1L5);
S2_q_a[7]_PORT_A_data_out = MEMORY(S2_q_a[7]_PORT_A_data_in_reg, S2_q_a[7]_PORT_B_data_in_reg, S2_q_a[7]_PORT_A_address_reg, S2_q_a[7]_PORT_B_address_reg, S2_q_a[7]_PORT_A_write_enable_reg, S2_q_a[7]_PORT_B_write_enable_reg, , , S2_q_a[7]_clock_0, S2_q_a[7]_clock_1, , , , );
S2_q_a[7] = S2_q_a[7]_PORT_A_data_out[0];
--S2_q_b[7] is sin_rom:u6|altsyncram:altsyncram_component|altsyncram_m9t:auto_generated|altsyncram_t5b2:altsyncram1|q_b[7] at M4K_X19_Y9
S2_q_b[7]_PORT_A_data_in = BUS(VCC, VCC, VCC, VCC);
S2_q_b[7]_PORT_A_data_in_reg = DFFE(S2_q_b[7]_PORT_A_data_in, S2_q_b[7]_clock_0, , , );
S2_q_b[7]_PORT_B_data_in = BUS(T2_ram_rom_data_reg[7], T2_ram_rom_data_reg[6], T2_ram_rom_data_reg[5], T2_ram_rom_data_reg[3]);
S2_q_b[7]_PORT_B_data_in_reg = DFFE(S2_q_b[7]_PORT_B_data_in, S2_q_b[7]_clock_1, , , );
S2_q_b[7]_PORT_A_address = BUS(D1_DOUT[22], D1_DOUT[23], D1_DOUT[24], D1_DOUT[25], D1_DOUT[26], D1_DOUT[27], D1_DOUT[28], D1_DOUT[29], D1_DOUT[30], D1_DOUT[31]);
S2_q_b[7]_PORT_A_address_reg = DFFE(S2_q_b[7]_PORT_A_address, S2_q_b[7]_clock_0, , , );
S2_q_b[7]_PORT_B_address = BUS(V2_safe_q[0], V2_safe_q[1], V2_safe_q[2], V2_safe_q[3], V2_safe_q[4], V2_safe_q[5], V2_safe_q[6], V2_safe_q[7], V2_safe_q[8], V2_safe_q[9]);
S2_q_b[7]_PORT_B_address_reg = DFFE(S2_q_b[7]_PORT_B_address, S2_q_b[7]_clock_1, , , );
S2_q_b[7]_PORT_A_write_enable = GND;
S2_q_b[7]_PORT_A_write_enable_reg = DFFE(S2_q_b[7]_PORT_A_write_enable, S2_q_b[7]_clock_0, , , );
S2_q_b[7]_PORT_B_write_enable = T2L62;
S2_q_b[7]_PORT_B_write_enable_reg = DFFE(S2_q_b[7]_PORT_B_write_enable, S2_q_b[7]_clock_1, , , );
S2_q_b[7]_clock_0 = GLOBAL(X1__clk0);
S2_q_b[7]_clock_1 = GLOBAL(A1L5);
S2_q_b[7]_PORT_B_data_out = MEMORY(S2_q_b[7]_PORT_A_data_in_reg, S2_q_b[7]_PORT_B_data_in_reg, S2_q_b[7]_PORT_A_address_reg, S2_q_b[7]_PORT_B_address_reg, S2_q_b[7]_PORT_A_write_enable_reg, S2_q_b[7]_PORT_B_write_enable_reg, , , S2_q_b[7]_clock_0, S2_q_b[7]_clock_1, , , , );
S2_q_b[7] = S2_q_b[7]_PORT_B_data_out[0];
--S2_q_a[3] is sin_rom:u6|altsyncram:altsyncram_component|altsyncram_m9t:auto_generated|altsyncram_t5b2:altsyncram1|q_a[3] at M4K_X19_Y9
S2_q_a[7]_PORT_A_data_in = BUS(VCC, VCC, VCC, VCC);
S2_q_a[7]_PORT_A_data_in_reg = DFFE(S2_q_a[7]_PORT_A_data_in, S2_q_a[7]_clock_0, , , );
S2_q_a[7]_PORT_B_data_in = BUS(T2_ram_rom_data_reg[7], T2_ram_rom_data_reg[6], T2_ram_rom_data_reg[5], T2_ram_rom_data_reg[3]);
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -