📄 af_ini.lst
字号:
A51 MACRO ASSEMBLER AF_INI 12/09/2008 17:07:28 PAGE 1
MACRO ASSEMBLER A51 V7.04a
OBJECT MODULE PLACED IN AF_INI.OBJ
ASSEMBLER INVOKED BY: C:\SiLabs\MCU\IDEfiles\C51\BIN\a51.exe AF_INI.ASM XR GEN DB EP NOMOD51
LOC OBJ LINE SOURCE
1 ;$include (c8051f000.inc) ; Include regsiter definition file.
+1 2 ;-----------------------------------------------------------------------------
+1 3 ; Copyright (C) 2001 CYGNAL INTEGRATED PRODUCTS, INC.
+1 4 ; All rights reserved.
+1 5 ;
+1 6 ;
+1 7 ; FILE NAME : C8051F000.INC
+1 8 ; TARGET MCUs : C8051F000, 'F001, 'F002, 'F010, 'F011, 'F012, 'F005, 'F006,
+1 9 ; 'F007, 'F015, 'F016 and 'F017
+1 10 ; DESCRIPTION : Register/bit definitions for the C8051F0xx product family.
+1 11 ;
+1 12 ; REVISION 1.9
+1 13 ;
+1 14 ;-----------------------------------------------------------------------------
+1 15 ;REGISTER DEFINITIONS
+1 16 ;
0080 +1 17 P0 DATA 080H ; PORT 0
0081 +1 18 SP DATA 081H ; STACK POINTER
0082 +1 19 DPL DATA 082H ; DATA POINTER - LOW BYTE
0083 +1 20 DPH DATA 083H ; DATA POINTER - HIGH BYTE
0087 +1 21 PCON DATA 087H ; POWER CONTROL
0088 +1 22 TCON DATA 088H ; TIMER CONTROL
0089 +1 23 TMOD DATA 089H ; TIMER MODE
008A +1 24 TL0 DATA 08AH ; TIMER 0 - LOW BYTE
008B +1 25 TL1 DATA 08BH ; TIMER 1 - LOW BYTE
008C +1 26 TH0 DATA 08CH ; TIMER 0 - HIGH BYTE
008D +1 27 TH1 DATA 08DH ; TIMER 1 - HIGH BYTE
008E +1 28 CKCON DATA 08EH ; CLOCK CONTROL
008F +1 29 PSCTL DATA 08FH ; PROGRAM STORE R/W CONTROL
0090 +1 30 P1 DATA 090H ; PORT 1
0091 +1 31 TMR3CN DATA 091H ; TIMER 3 CONTROL
0092 +1 32 TMR3RLL DATA 092H ; TIMER 3 RELOAD REGISTER - LOW BYTE
0093 +1 33 TMR3RLH DATA 093H ; TIMER 3 RELOAD REGISTER - HIGH BYTE
0094 +1 34 TMR3L DATA 094H ; TIMER 3 - LOW BYTE
0095 +1 35 TMR3H DATA 095H ; TIMER 3 - HIGH BYTE
0098 +1 36 SCON DATA 098H ; SERIAL PORT CONTROL
0099 +1 37 SBUF DATA 099H ; SERIAL PORT BUFFER
009A +1 38 SPI0CFG DATA 09AH ; SERIAL PERIPHERAL INTERFACE 0 CONFIGURATION
009B +1 39 SPI0DAT DATA 09BH ; SERIAL PERIPHERAL INTERFACE 0 DATA
009D +1 40 SPI0CKR DATA 09DH ; SERIAL PERIPHERAL INTERFACE 0 CLOCK RATE CONTROL
009E +1 41 CPT0CN DATA 09EH ; COMPARATOR 0 CONTROL
009F +1 42 CPT1CN DATA 09FH ; COMPARATOR 1 CONTROL
00A0 +1 43 P2 DATA 0A0H ; PORT 2
00A4 +1 44 PRT0CF DATA 0A4H ; PORT 0 CONFIGURATION
00A5 +1 45 PRT1CF DATA 0A5H ; PORT 1 CONFIGURATION
00A6 +1 46 PRT2CF DATA 0A6H ; PORT 2 CONFIGURATION
00A7 +1 47 PRT3CF DATA 0A7H ; PORT 3 CONFIGURATION
00A8 +1 48 IE DATA 0A8H ; INTERRUPT ENABLE
00AD +1 49 PRT1IF DATA 0ADH ; PORT 1 EXTERNAL INTERRUPT FLAGS
00AF +1 50 EMI0CN DATA 0AFH ; EXTERNAL MEMORY INTERFACE CONTROL
00B0 +1 51 P3 DATA 0B0H ; PORT 3
00B1 +1 52 OSCXCN DATA 0B1H ; EXTERNAL OSCILLATOR CONTROL
00B2 +1 53 OSCICN DATA 0B2H ; INTERNAL OSCILLATOR CONTROL
00B6 +1 54 FLSCL DATA 0B6H ; FLASH MEMORY TIMING PRESCALER
00B7 +1 55 FLACL DATA 0B7H ; FLASH ACESS LIMIT
00B8 +1 56 IP DATA 0B8H ; INTERRUPT PRIORITY
00BA +1 57 AMX0CF DATA 0BAH ; ADC 0 MUX CONFIGURATION
00BB +1 58 AMX0SL DATA 0BBH ; ADC 0 MUX CHANNEL SELECTION
A51 MACRO ASSEMBLER AF_INI 12/09/2008 17:07:28 PAGE 2
00BC +1 59 ADC0CF DATA 0BCH ; ADC 0 CONFIGURATION
00BE +1 60 ADC0L DATA 0BEH ; ADC 0 DATA - LOW BYTE
00BF +1 61 ADC0H DATA 0BFH ; ADC 0 DATA - HIGH BYTE
00C0 +1 62 SMB0CN DATA 0C0H ; SMBUS 0 CONTROL
00C1 +1 63 SMB0STA DATA 0C1H ; SMBUS 0 STATUS
00C2 +1 64 SMB0DAT DATA 0C2H ; SMBUS 0 DATA
00C3 +1 65 SMB0ADR DATA 0C3H ; SMBUS 0 SLAVE ADDRESS
00C4 +1 66 ADC0GTL DATA 0C4H ; ADC 0 GREATER-THAN REGISTER - LOW BYTE
00C5 +1 67 ADC0GTH DATA 0C5H ; ADC 0 GREATER-THAN REGISTER - HIGH BYTE
00C6 +1 68 ADC0LTL DATA 0C6H ; ADC 0 LESS-THAN REGISTER - LOW BYTE
00C7 +1 69 ADC0LTH DATA 0C7H ; ADC 0 LESS-THAN REGISTER - HIGH BYTE
00C8 +1 70 T2CON DATA 0C8H ; TIMER 2 CONTROL
00CA +1 71 RCAP2L DATA 0CAH ; TIMER 2 CAPTURE REGISTER - LOW BYTE
00CB +1 72 RCAP2H DATA 0CBH ; TIMER 2 CAPTURE REGISTER - HIGH BYTE
00CC +1 73 TL2 DATA 0CCH ; TIMER 2 - LOW BYTE
00CD +1 74 TH2 DATA 0CDH ; TIMER 2 - HIGH BYTE
00CF +1 75 SMB0CR DATA 0CFH ; SMBUS 0 CLOCK RATE
00D0 +1 76 PSW DATA 0D0H ; PROGRAM STATUS WORD
00D1 +1 77 REF0CN DATA 0D1H ; VOLTAGE REFERENCE 0 CONTROL
00D2 +1 78 DAC0L DATA 0D2H ; DAC 0 REGISTER - LOW BYTE
00D3 +1 79 DAC0H DATA 0D3H ; DAC 0 REGISTER - HIGH BYTE
00D4 +1 80 DAC0CN DATA 0D4H ; DAC 0 CONTROL
00D5 +1 81 DAC1L DATA 0D5H ; DAC 1 REGISTER - LOW BYTE
00D6 +1 82 DAC1H DATA 0D6H ; DAC 1 REGISTER - HIGH BYTE
00D7 +1 83 DAC1CN DATA 0D7H ; DAC 1 CONTROL
00D8 +1 84 PCA0CN DATA 0D8H ; PCA 0 COUNTER CONTROL
00D9 +1 85 PCA0MD DATA 0D9H ; PCA 0 COUNTER MODE
00DA +1 86 PCA0CPM0 DATA 0DAH ; CONTROL REGISTER FOR PCA 0 MODULE 0
00DB +1 87 PCA0CPM1 DATA 0DBH ; CONTROL REGISTER FOR PCA 0 MODULE 1
00DC +1 88 PCA0CPM2 DATA 0DCH ; CONTROL REGISTER FOR PCA 0 MODULE 2
00DD +1 89 PCA0CPM3 DATA 0DDH ; CONTROL REGISTER FOR PCA 0 MODULE 3
00DE +1 90 PCA0CPM4 DATA 0DEH ; CONTROL REGISTER FOR PCA 0 MODULE 4
00E0 +1 91 ACC DATA 0E0H ; ACCUMULATOR
00E1 +1 92 XBR0 DATA 0E1H ; DIGITAL CROSSBAR CONFIGURATION REGISTER 0
00E2 +1 93 XBR1 DATA 0E2H ; DIGITAL CROSSBAR CONFIGURATION REGISTER 1
00E3 +1 94 XBR2 DATA 0E3H ; DIGITAL CROSSBAR CONFIGURATION REGISTER 2
00E6 +1 95 EIE1 DATA 0E6H ; EXTERNAL INTERRUPT ENABLE 1
00E7 +1 96 EIE2 DATA 0E7H ; EXTERNAL INTERRUPT ENABLE 2
00E8 +1 97 ADC0CN DATA 0E8H ; ADC 0 CONTROL
00E9 +1 98 PCA0L DATA 0E9H ; PCA 0 TIMER - LOW BYTE
00EA +1 99 PCA0CPL0 DATA 0EAH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 0 - LOW BYTE
00EB +1 100 PCA0CPL1 DATA 0EBH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 1 - LOW BYTE
00EC +1 101 PCA0CPL2 DATA 0ECH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 2 - LOW BYTE
00ED +1 102 PCA0CPL3 DATA 0EDH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 3 - LOW BYTE
00EE +1 103 PCA0CPL4 DATA 0EEH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 4 - LOW BYTE
00EF +1 104 RSTSRC DATA 0EFH ; RESET SOURCE
00F0 +1 105 B DATA 0F0H ; B REGISTER
00F6 +1 106 EIP1 DATA 0F6H ; EXTERNAL INTERRUPT PRIORITY REGISTER 1
00F7 +1 107 EIP2 DATA 0F7H ; EXTERNAL INTERRUPT PRIORITY REGISTER 2
00F8 +1 108 SPI0CN DATA 0F8H ; SERIAL PERIPHERAL INTERFACE 0 CONTROL
00F9 +1 109 PCA0H DATA 0F9H ; PCA 0 TIMER - HIGH BYTE
00FA +1 110 PCA0CPH0 DATA 0FAH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 0 - HIGH BYTE
00FB +1 111 PCA0CPH1 DATA 0FBH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 1 - HIGH BYTE
00FC +1 112 PCA0CPH2 DATA 0FCH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 2 - HIGH BYTE
00FD +1 113 PCA0CPH3 DATA 0FDH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 3 - HIGH BYTE
00FE +1 114 PCA0CPH4 DATA 0FEH ; CAPTURE/COMPARE REGISTER FOR PCA 0 MODULE 4 - HIGH BYTE
00FF +1 115 WDTCN DATA 0FFH ; WATCHDOG TIMER CONTROL
+1 116 ;
+1 117 ;------------------------------------------------------------------------------
+1 118 ;BIT DEFINITIONS
+1 119 ;
+1 120 ; TCON 88H
0088 +1 121 IT0 BIT TCON.0 ; EXT. INTERRUPT 0 TYPE
0089 +1 122 IE0 BIT TCON.1 ; EXT. INTERRUPT 0 EDGE FLAG
008A +1 123 IT1 BIT TCON.2 ; EXT. INTERRUPT 1 TYPE
008B +1 124 IE1 BIT TCON.3 ; EXT. INTERRUPT 1 EDGE FLAG
A51 MACRO ASSEMBLER AF_INI 12/09/2008 17:07:28 PAGE 3
008C +1 125 TR0 BIT TCON.4 ; TIMER 0 ON/OFF CONTROL
008D +1 126 TF0 BIT TCON.5 ; TIMER 0 OVERFLOW FLAG
008E +1 127 TR1 BIT TCON.6 ; TIMER 1 ON/OFF CONTROL
008F +1 128 TF1 BIT TCON.7 ; TIMER 1 OVERFLOW FLAG
+1 129 ;
+1 130 ; SCON 98H
0098 +1 131 RI BIT SCON.0 ; RECEIVE INTERRUPT FLAG
0099 +1 132 TI BIT SCON.1 ; TRANSMIT INTERRUPT FLAG
009A +1 133 RB8 BIT SCON.2 ; RECEIVE BIT 8
009B +1 134 TB8 BIT SCON.3 ; TRANSMIT BIT 8
009C +1 135 REN BIT SCON.4 ; RECEIVE ENABLE
009D +1 136 SM2 BIT SCON.5 ; MULTIPROCESSOR COMMUNICATION ENABLE
009E +1 137 SM1 BIT SCON.6 ; SERIAL MODE CONTROL BIT 1
009F +1 138 SM0 BIT SCON.7 ; SERIAL MODE CONTROL BIT 0
+1 139 ;
+1 140 ; IE A8H
00A8 +1 141 EX0 BIT IE.0 ; EXTERNAL INTERRUPT 0 ENABLE
00A9 +1 142 ET0 BIT IE.1 ; TIMER 0 INTERRUPT ENABLE
00AA +1 143 EX1 BIT IE.2 ; EXTERNAL INTERRUPT 1 ENABLE
00AB +1 144 ET1 BIT IE.3 ; TIMER 1 INTERRUPT ENABLE
00AC +1 145 ES BIT IE.4 ; SERIAL PORT INTERRUPT ENABLE
00AD +1 146 ET2 BIT IE.5 ; TIMER 2 INTERRUPT ENABLE
00AF +1 147 EA BIT IE.7 ; GLOBAL INTERRUPT ENABLE
+1 148 ;
+1 149 ; IP B8H
00B8 +1 150 PX0 BIT IP.0 ; EXTERNAL INTERRUPT 0 PRIORITY
00B9 +1 151 PT0 BIT IP.1 ; TIMER 0 PRIORITY
00BA +1 152 PX1 BIT IP.2 ; EXTERNAL INTERRUPT 1 PRIORITY
00BB +1 153 PT1 BIT IP.3 ; TIMER 1 PRIORITY
00BC +1 154 PS BIT IP.4 ; SERIAL PORT PRIORITY
00BD +1 155 PT2 BIT IP.5 ; TIMER 2 PRIORITY
+1 156 ;
+1 157 ; SMB0CN C0H
00C0 +1 158 SMBTOE BIT SMB0CN.0 ; SMBUS 0 TIMEOUT ENABLE
00C1 +1 159 SMBFTE BIT SMB0CN.1 ; SMBUS 0 FREE TIMER ENABLE
00C2 +1 160 AA BIT SMB0CN.2 ; SMBUS 0 ASSERT/ACKNOWLEDGE FLAG
00C3 +1 161 SI BIT SMB0CN.3 ; SMBUS 0 INTERRUPT PENDING FLAG
00C4 +1 162 STO BIT SMB0CN.4 ; SMBUS 0 STOP FLAG
00C5 +1 163 STA BIT SMB0CN.5 ; SMBUS 0 START FLAG
00C6 +1 164 ENSMB BIT SMB0CN.6 ; SMBUS 0 ENABLE
+1 165 ;
+1 166 ; T2CON C8H
00C8 +1 167 CPRL2 BIT T2CON.0 ; CAPTURE OR RELOAD SELECT
00C9 +1 168 CT2 BIT T2CON.1 ; TIMER OR COUNTER SELECT
00CA +1 169 TR2 BIT T2CON.2 ; TIMER 2 ON/OFF CONTROL
00CB +1 170 EXEN2 BIT T2CON.3 ; TIMER 2 EXTERNAL ENABLE FLAG
00CC +1 171 TCLK BIT T2CON.4 ; TRANSMIT CLOCK FLAG
00CD +1 172 RCLK BIT T2CON.5 ; RECEIVE CLOCK FLAG
00CE +1 173 EXF2 BIT T2CON.6 ; EXTERNAL FLAG
00CF +1 174 TF2 BIT T2CON.7 ; TIMER 2 OVERFLOW FLAG
+1 175 ;
+1 176 ; PSW D0H
00D0 +1 177 P BIT PSW.0 ; ACCUMULATOR PARITY FLAG
00D1 +1 178 F1 BIT PSW.1 ; USER FLAG 1
00D2 +1 179 OV BIT PSW.2 ; OVERFLOW FLAG
00D3 +1 180 RS0 BIT PSW.3 ; REGISTER BANK SELECT 0
00D4 +1 181 RS1 BIT PSW.4 ; REGISTER BANK SELECT 1
00D5 +1 182 F0 BIT PSW.5 ; USER FLAG 0
00D6 +1 183 AC BIT PSW.6 ; AUXILIARY CARRY FLAG
00D7 +1 184 CY BIT PSW.7 ; CARRY FLAG
+1 185 ;
+1 186 ; PCA0CN D8H
00D8 +1 187 CCF0 BIT PCA0CN.0 ; PCA 0 MODULE 0 INTERRUPT FLAG
00D9 +1 188 CCF1 BIT PCA0CN.1 ; PCA 0 MODULE 1 INTERRUPT FLAG
00DA +1 189 CCF2 BIT PCA0CN.2 ; PCA 0 MODULE 2 INTERRUPT FLAG
00DB +1 190 CCF3 BIT PCA0CN.3 ; PCA 0 MODULE 3 INTERRUPT FLAG
A51 MACRO ASSEMBLER AF_INI 12/09/2008 17:07:28 PAGE 4
00DC +1 191 CCF4 BIT PCA0CN.4 ; PCA 0 MODULE 4 INTERRUPT FLAG
00DE +1 192 CR BIT PCA0CN.6 ; PCA 0 COUNTER RUN CONTROL BIT
00DF +1 193 CF BIT PCA0CN.7 ; PCA 0 COUNTER OVERFLOW FLAG
+1 194 ;
+1 195 ; ADC0CN E8H
00E8 +1 196 ADLJST BIT ADC0CN.0 ; ADC 0 RIGHT JUSTIFY DATA BIT
00E9 +1 197 ADWINT BIT ADC0CN.1 ; ADC 0 WINDOW COMPARE INTERRUPT FLAG
00EA +1 198 ADSTM0 BIT ADC0CN.2 ; ADC 0 START OF CONVERSION MODE BIT 0
00EB +1 199 ADSTM1 BIT ADC0CN.3 ; ADC 0 START OF CONVERSION MODE BIT 1
00EC +1 200 ADBUSY BIT ADC0CN.4 ; ADC 0 BUSY FLAG
00ED +1 201 ADCINT BIT ADC0CN.5 ; ADC 0 CONVERISION COMPLETE INTERRUPT FLAG
00EE +1 202 ADCTM BIT ADC0CN.6 ; ADC 0 TRACK MODE
00EF +1 203 ADCEN BIT ADC0CN.7 ; ADC 0 ENABLE
+1 204 ;
+1 205 ; SPI0CN F8H
00F8 +1 206 SPIEN BIT SPI0CN.0 ; SPI 0 SPI ENABLE
00F9 +1 207 MSTEN BIT SPI0CN.1 ; SPI 0 MASTER ENABLE
00FA +1 208 SLVSEL BIT SPI0CN.2 ; SPI 0 SLAVE SELECT
00FB +1 209 TXBSY BIT SPI0CN.3 ; SPI 0 TX BUSY FLAG
00FC +1 210 RXOVRN BIT SPI0CN.4 ; SPI 0 RX OVERRUN FLAG
00FD +1 211 MODF BIT SPI0CN.5 ; SPI 0 MODE FAULT FLAG
00FE +1 212 WCOL BIT SPI0CN.6 ; SPI 0 WRITE COLLISION FLAG
00FF +1 213 SPIF BIT SPI0CN.7 ; SPI 0 INTERRUPT FLAG
214 ;$include (TP.inc) ; Include TP definition file.
+1 215
+1 216
0093 +1 217 RS_af EQU P1.3 ; Afficheur.
0091 +1 218 EN_af EQU P1.1 ;
0090 +1 219 TEST EQU P1.0
220
221 PROG segment CODE
222 CONST segment CODE
⌨️ 快捷键说明
复制代码
Ctrl + C
搜索代码
Ctrl + F
全屏模式
F11
切换主题
Ctrl + Shift + D
显示快捷键
?
增大字号
Ctrl + =
减小字号
Ctrl + -