⭐ 欢迎来到虫虫下载站! | 📦 资源下载 📁 资源专辑 ℹ️ 关于我们
⭐ 虫虫下载站

📄 myfx2.fit.qmsg

📁 用于USB20芯片CY7C68013和FPGA之间的通信
💻 QMSG
📖 第 1 页 / 共 5 页
字号:
{ "Info" "IFITAPI_FITAPI_VPR_FITTER_ROUTING_END" "00:00:00 " "Info: Fitter routing operations ending: elapsed time is 00:00:00" {  } {  } 0}
{ "Info" "IFITAPI_FITAPI_VPR_AUTO_FIT_ENABLED_AND_USED" "" "Info: Fitter performed an Auto Fit compilation. Optimizations were skipped to reduce compilation time." {  } {  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Fixed Delay Chain Operation " "Info: Completed Fixed Delay Chain Operation" {  } {  } 0}
{ "Info" "IDAT_DAT_STARTED" "" "Info: Started post-fitting delay annotation" {  } {  } 0}
{ "Info" "IDAT_DAT_COMPLETED" "" "Info: Delay annotation completed successfully" {  } {  } 0}
{ "Info" "IFYGR_FYGR_OPINFO_COMPLETED_OP" "Auto Delay Chain Operation " "Info: Completed Auto Delay Chain Operation" {  } {  } 0}
{ "Warning" "WFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE" "40 " "Warning: The following 40 pins have no output enable or a GND or VCC output enable - later changes to this connectivity may change fitting results" { { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "PA\[0\] a permanently enabled " "Info: Pin PA\[0\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 23 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "PA\[0\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { PA[0] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { PA[0] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "PA\[1\] a permanently enabled " "Info: Pin PA\[1\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 23 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "PA\[1\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { PA[1] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { PA[1] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "PA\[2\] a permanently enabled " "Info: Pin PA\[2\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 23 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "PA\[2\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { PA[2] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { PA[2] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "PA\[3\] a permanently enabled " "Info: Pin PA\[3\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 23 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "PA\[3\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { PA[3] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { PA[3] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "PA\[6\] a permanently enabled " "Info: Pin PA\[6\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 23 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "PA\[6\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { PA[6] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { PA[6] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "PA\[7\] a permanently enabled " "Info: Pin PA\[7\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 23 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "PA\[7\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { PA[7] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { PA[7] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMAD\[0\] a permanently enabled " "Info: Pin RAMAD\[0\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 15 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMAD\[0\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMAD[0] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMAD[0] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMAD\[1\] a permanently enabled " "Info: Pin RAMAD\[1\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 15 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMAD\[1\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMAD[1] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMAD[1] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMAD\[2\] a permanently enabled " "Info: Pin RAMAD\[2\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 15 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMAD\[2\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMAD[2] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMAD[2] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMAD\[3\] a permanently enabled " "Info: Pin RAMAD\[3\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 15 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMAD\[3\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMAD[3] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMAD[3] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMAD\[4\] a permanently enabled " "Info: Pin RAMAD\[4\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 15 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMAD\[4\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMAD[4] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMAD[4] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMAD\[5\] a permanently enabled " "Info: Pin RAMAD\[5\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 15 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMAD\[5\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMAD[5] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMAD[5] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMAD\[6\] a permanently enabled " "Info: Pin RAMAD\[6\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 15 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMAD\[6\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMAD[6] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMAD[6] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMAD\[7\] a permanently enabled " "Info: Pin RAMAD\[7\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 15 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMAD\[7\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMAD[7] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMAD[7] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMAD\[8\] a permanently enabled " "Info: Pin RAMAD\[8\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 15 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMAD\[8\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMAD[8] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMAD[8] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMAD\[9\] a permanently enabled " "Info: Pin RAMAD\[9\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 15 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMAD\[9\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMAD[9] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMAD[9] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMAD\[10\] a permanently enabled " "Info: Pin RAMAD\[10\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 15 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMAD\[10\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMAD[10] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMAD[10] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMAD\[11\] a permanently enabled " "Info: Pin RAMAD\[11\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 15 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMAD\[11\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMAD[11] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMAD[11] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMAD\[12\] a permanently enabled " "Info: Pin RAMAD\[12\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 15 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMAD\[12\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMAD[12] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMAD[12] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMAD\[13\] a permanently enabled " "Info: Pin RAMAD\[13\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 15 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMAD\[13\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMAD[13] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMAD[13] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMAD\[14\] a permanently enabled " "Info: Pin RAMAD\[14\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 15 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMAD\[14\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMAD[14] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMAD[14] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMAD\[15\] a permanently enabled " "Info: Pin RAMAD\[15\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 15 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMAD\[15\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMAD[15] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMAD[15] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMBD\[0\] a permanently enabled " "Info: Pin RAMBD\[0\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 17 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMBD\[0\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMBD[0] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMBD[0] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMBD\[1\] a permanently enabled " "Info: Pin RAMBD\[1\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 17 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMBD\[1\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMBD[1] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMBD[1] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMBD\[2\] a permanently enabled " "Info: Pin RAMBD\[2\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 17 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMBD\[2\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMBD[2] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMBD[2] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMBD\[3\] a permanently enabled " "Info: Pin RAMBD\[3\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 17 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMBD\[3\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMBD[3] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMBD[3] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMBD\[4\] a permanently enabled " "Info: Pin RAMBD\[4\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 17 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMBD\[4\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMBD[4] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMBD[4] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMBD\[5\] a permanently enabled " "Info: Pin RAMBD\[5\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 17 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMBD\[5\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMBD[5] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMBD[5] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMBD\[6\] a permanently enabled " "Info: Pin RAMBD\[6\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 17 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMBD\[6\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMBD[6] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMBD[6] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMBD\[7\] a permanently enabled " "Info: Pin RAMBD\[7\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 17 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMBD\[7\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMBD[7] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMBD[7] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMBD\[8\] a permanently enabled " "Info: Pin RAMBD\[8\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 17 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qase" 1 { { 0 "RAMBD\[8\]" } } } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" "" { Report "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2_cmp.qrpt" Compiler "MYFX2" "UNKNOWN" "V1" "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/db/MYFX2.quartus_db" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/" "" "" { RAMBD[8] } "NODE_NAME" } "" } } { "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" { Floorplan "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.fld" "" "" { RAMBD[8] } "NODE_NAME" } }  } 0} { "Info" "IFSAC_FSAC_BIDIR_WITH_TRIVIAL_OUTPUT_ENABLE_SUB" "RAMBD\[9\] a permanently enabled " "Info: Pin RAMBD\[9\] has a permanently enabled output enable" {  } { { "MYFX2.v" "" { Text "G:/YCL-USB2.0-FPGA开发板V2.0/测试程序源代码(包括VC工程文件及Firmware,Verilog代码)/USB2.0+FPGA_EXAMPLES/FPGA代码/MYFX2.v" 17 -1 0 } } { "d:/altera/quartus50/bin/Assignment Editor.qase" "" { Assignment "d:/altera/quartus50/bin/Assignment Editor.qas

⌨️ 快捷键说明

复制代码 Ctrl + C
搜索代码 Ctrl + F
全屏模式 F11
切换主题 Ctrl + Shift + D
显示快捷键 ?
增大字号 Ctrl + =
减小字号 Ctrl + -