mpc83xx.h

来自「uboot详细解读可用启动引导LINUX2.6内核」· C头文件 代码 · 共 1,251 行 · 第 1/3 页

H
1,251
字号
/* * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. * * See file CREDITS for list of people who contributed to this * project. * * This program is free software; you can redistribute it and/or * modify it under the terms of the GNU General Public License as * published by the Free Software Foundation; either version 2 of * the License, or (at your option) any later version. */#ifndef __MPC83XX_H__#define __MPC83XX_H__#include <config.h>#include <asm/fsl_lbc.h>#if defined(CONFIG_E300)#include <asm/e300.h>#endif/* MPC83xx cpu provide RCR register to do reset thing specially */#define MPC83xx_RESET/* System reset offset (PowerPC standard) */#define EXC_OFF_SYS_RESET		0x0100#define	_START_OFFSET			EXC_OFF_SYS_RESET/* IMMRBAR - Internal Memory Register Base Address */#define CONFIG_DEFAULT_IMMR		0xFF400000	/* Default IMMR base address */#define IMMRBAR				0x0000		/* Register offset to immr */#define IMMRBAR_BASE_ADDR		0xFFF00000	/* Base address mask */#define IMMRBAR_RES			~(IMMRBAR_BASE_ADDR)/* LAWBAR - Local Access Window Base Address Register */#define LBLAWBAR0			0x0020		/* Register offset to immr */#define LBLAWAR0			0x0024#define LBLAWBAR1			0x0028#define LBLAWAR1			0x002C#define LBLAWBAR2			0x0030#define LBLAWAR2			0x0034#define LBLAWBAR3			0x0038#define LBLAWAR3			0x003C#define LAWBAR_BAR			0xFFFFF000	/* Base address mask *//* SPRIDR - System Part and Revision ID Register */#define SPRIDR_PARTID			0xFFFF0000	/* Part Id */#define SPRIDR_REVID			0x0000FFFF	/* Revision Id */#if defined(CONFIG_MPC834X)#define REVID_MAJOR(spridr)		((spridr & 0x0000FF00) >> 8)#define REVID_MINOR(spridr)		(spridr & 0x000000FF)#else#define REVID_MAJOR(spridr)		((spridr & 0x000000F0) >> 4)#define REVID_MINOR(spridr)		(spridr & 0x0000000F)#endif#define PARTID_NO_E(spridr)		((spridr & 0xFFFE0000) >> 16)#define SPR_FAMILY(spridr)		((spridr & 0xFFF00000) >> 20)#define SPR_831X_FAMILY			0x80B#define SPR_8311			0x80B2#define SPR_8313			0x80B0#define SPR_8314			0x80B6#define SPR_8315			0x80B4#define SPR_832X_FAMILY			0x806#define SPR_8321			0x8066#define SPR_8323			0x8062#define SPR_834X_FAMILY			0x803#define SPR_8343			0x8036#define SPR_8347_TBGA_			0x8032#define SPR_8347_PBGA_			0x8034#define SPR_8349			0x8030#define SPR_836X_FAMILY			0x804#define SPR_8358_TBGA_			0x804A#define SPR_8358_PBGA_			0x804E#define SPR_8360			0x8048#define SPR_837X_FAMILY			0x80C#define SPR_8377			0x80C6#define SPR_8378			0x80C4#define SPR_8379			0x80C2/* SPCR - System Priority Configuration Register */#define SPCR_PCIHPE			0x10000000	/* PCI Highest Priority Enable */#define SPCR_PCIHPE_SHIFT		(31-3)#define SPCR_PCIPR			0x03000000	/* PCI bridge system bus request priority */#define SPCR_PCIPR_SHIFT		(31-7)#define SPCR_OPT			0x00800000	/* Optimize */#define SPCR_OPT_SHIFT			(31-8)#define SPCR_TBEN			0x00400000	/* E300 PowerPC core time base unit enable */#define SPCR_TBEN_SHIFT			(31-9)#define SPCR_COREPR			0x00300000	/* E300 PowerPC Core system bus request priority */#define SPCR_COREPR_SHIFT		(31-11)#if defined(CONFIG_MPC834X)/* SPCR bits - MPC8349 specific */#define SPCR_TSEC1DP			0x00003000	/* TSEC1 data priority */#define SPCR_TSEC1DP_SHIFT		(31-19)#define SPCR_TSEC1BDP			0x00000C00	/* TSEC1 buffer descriptor priority */#define SPCR_TSEC1BDP_SHIFT		(31-21)#define SPCR_TSEC1EP			0x00000300	/* TSEC1 emergency priority */#define SPCR_TSEC1EP_SHIFT		(31-23)#define SPCR_TSEC2DP			0x00000030	/* TSEC2 data priority */#define SPCR_TSEC2DP_SHIFT		(31-27)#define SPCR_TSEC2BDP			0x0000000C	/* TSEC2 buffer descriptor priority */#define SPCR_TSEC2BDP_SHIFT		(31-29)#define SPCR_TSEC2EP			0x00000003	/* TSEC2 emergency priority */#define SPCR_TSEC2EP_SHIFT		(31-31)#elif defined(CONFIG_MPC831X) || defined(CONFIG_MPC837X)/* SPCR bits - MPC831x and MPC837x specific */#define SPCR_TSECDP			0x00003000	/* TSEC data priority */#define SPCR_TSECDP_SHIFT		(31-19)#define SPCR_TSECBDP			0x00000C00	/* TSEC buffer descriptor priority */#define SPCR_TSECBDP_SHIFT		(31-21)#define SPCR_TSECEP			0x00000300	/* TSEC emergency priority */#define SPCR_TSECEP_SHIFT		(31-23)#endif/* SICRL/H - System I/O Configuration Register Low/High */#if defined(CONFIG_MPC834X)/* SICRL bits - MPC8349 specific */#define SICRL_LDP_A			0x80000000#define SICRL_USB1			0x40000000#define SICRL_USB0			0x20000000#define SICRL_UART			0x0C000000#define SICRL_GPIO1_A			0x02000000#define SICRL_GPIO1_B			0x01000000#define SICRL_GPIO1_C			0x00800000#define SICRL_GPIO1_D			0x00400000#define SICRL_GPIO1_E			0x00200000#define SICRL_GPIO1_F			0x00180000#define SICRL_GPIO1_G			0x00040000#define SICRL_GPIO1_H			0x00020000#define SICRL_GPIO1_I			0x00010000#define SICRL_GPIO1_J			0x00008000#define SICRL_GPIO1_K			0x00004000#define SICRL_GPIO1_L			0x00003000/* SICRH bits - MPC8349 specific */#define SICRH_DDR			0x80000000#define SICRH_TSEC1_A			0x10000000#define SICRH_TSEC1_B			0x08000000#define SICRH_TSEC1_C			0x04000000#define SICRH_TSEC1_D			0x02000000#define SICRH_TSEC1_E			0x01000000#define SICRH_TSEC1_F			0x00800000#define SICRH_TSEC2_A			0x00400000#define SICRH_TSEC2_B			0x00200000#define SICRH_TSEC2_C			0x00100000#define SICRH_TSEC2_D			0x00080000#define SICRH_TSEC2_E			0x00040000#define SICRH_TSEC2_F			0x00020000#define SICRH_TSEC2_G			0x00010000#define SICRH_TSEC2_H			0x00008000#define SICRH_GPIO2_A			0x00004000#define SICRH_GPIO2_B			0x00002000#define SICRH_GPIO2_C			0x00001000#define SICRH_GPIO2_D			0x00000800#define SICRH_GPIO2_E			0x00000400#define SICRH_GPIO2_F			0x00000200#define SICRH_GPIO2_G			0x00000180#define SICRH_GPIO2_H			0x00000060#define SICRH_TSOBI1			0x00000002#define SICRH_TSOBI2			0x00000001#elif defined(CONFIG_MPC8360)/* SICRL bits - MPC8360 specific */#define SICRL_LDP_A			0xC0000000#define SICRL_LCLK_1			0x10000000#define SICRL_LCLK_2			0x08000000#define SICRL_SRCID_A			0x03000000#define SICRL_IRQ_CKSTP_A		0x00C00000/* SICRH bits - MPC8360 specific */#define SICRH_DDR			0x80000000#define SICRH_SECONDARY_DDR		0x40000000#define SICRH_SDDROE			0x20000000#define SICRH_IRQ3			0x10000000#define SICRH_UC1EOBI			0x00000004#define SICRH_UC2E1OBI			0x00000002#define SICRH_UC2E2OBI			0x00000001#elif defined(CONFIG_MPC832X)/* SICRL bits - MPC832X specific */#define SICRL_LDP_LCS_A			0x80000000#define SICRL_IRQ_CKS			0x20000000#define SICRL_PCI_MSRC			0x10000000#define SICRL_URT_CTPR			0x06000000#define SICRL_IRQ_CTPR			0x00C00000#elif defined(CONFIG_MPC8313)/* SICRL bits - MPC8313 specific */#define SICRL_LBC			0x30000000#define SICRL_UART			0x0C000000#define SICRL_SPI_A			0x03000000#define SICRL_SPI_B			0x00C00000#define SICRL_SPI_C			0x00300000#define SICRL_SPI_D			0x000C0000#define SICRL_USBDR			0x00000C00#define SICRL_ETSEC1_A			0x0000000C#define SICRL_ETSEC2_A			0x00000003/* SICRH bits - MPC8313 specific */#define SICRH_INTR_A			0x02000000#define SICRH_INTR_B			0x00C00000#define SICRH_IIC			0x00300000#define SICRH_ETSEC2_B			0x000C0000#define SICRH_ETSEC2_C			0x00030000#define SICRH_ETSEC2_D			0x0000C000#define SICRH_ETSEC2_E			0x00003000#define SICRH_ETSEC2_F			0x00000C00#define SICRH_ETSEC2_G			0x00000300#define SICRH_ETSEC1_B			0x00000080#define SICRH_ETSEC1_C			0x00000060#define SICRH_GTX1_DLY			0x00000008#define SICRH_GTX2_DLY			0x00000004#define SICRH_TSOBI1			0x00000002#define SICRH_TSOBI2			0x00000001#elif defined(CONFIG_MPC8315)/* SICRL bits - MPC8315 specific */#define SICRL_DMA_CH0			0xc0000000#define SICRL_DMA_SPI			0x30000000#define SICRL_UART			0x0c000000#define SICRL_IRQ4			0x02000000#define SICRL_IRQ5			0x01800000#define SICRL_IRQ6_7			0x00400000#define SICRL_IIC1			0x00300000#define SICRL_TDM			0x000c0000#define SICRL_TDM_SHARED		0x00030000#define SICRL_PCI_A			0x0000c000#define SICRL_ELBC_A			0x00003000#define SICRL_ETSEC1_A			0x000000c0#define SICRL_ETSEC1_B			0x00000030#define SICRL_ETSEC1_C			0x0000000c#define SICRL_TSEXPOBI			0x00000001/* SICRH bits - MPC8315 specific */#define SICRH_GPIO_0			0xc0000000#define SICRH_GPIO_1			0x30000000#define SICRH_GPIO_2			0x0c000000#define SICRH_GPIO_3			0x03000000#define SICRH_GPIO_4			0x00c00000#define SICRH_GPIO_5			0x00300000#define SICRH_GPIO_6			0x000c0000#define SICRH_GPIO_7			0x00030000#define SICRH_GPIO_8			0x0000c000#define SICRH_GPIO_9			0x00003000#define SICRH_GPIO_10			0x00000c00#define SICRH_GPIO_11			0x00000300#define SICRH_ETSEC2_A			0x000000c0#define SICRH_TSOBI1			0x00000002#define SICRH_TSOBI2			0x00000001#elif defined(CONFIG_MPC837X)/* SICRL bits - MPC837x specific */#define SICRL_USB_A			0xC0000000#define SICRL_USB_B			0x30000000#define SICRL_UART			0x0C000000#define SICRL_GPIO_A			0x02000000#define SICRL_GPIO_B			0x01000000#define SICRL_GPIO_C			0x00800000#define SICRL_GPIO_D			0x00400000#define SICRL_GPIO_E			0x00200000#define SICRL_GPIO_F			0x00180000#define SICRL_GPIO_G			0x00040000#define SICRL_GPIO_H			0x00020000#define SICRL_GPIO_I			0x00010000#define SICRL_GPIO_J			0x00008000#define SICRL_GPIO_K			0x00004000#define SICRL_GPIO_L			0x00003000#define SICRL_DMA_A			0x00000800#define SICRL_DMA_B			0x00000400#define SICRL_DMA_C			0x00000200#define SICRL_DMA_D			0x00000100#define SICRL_DMA_E			0x00000080#define SICRL_DMA_F			0x00000040#define SICRL_DMA_G			0x00000020#define SICRL_DMA_H			0x00000010#define SICRL_DMA_I			0x00000008#define SICRL_DMA_J			0x00000004#define SICRL_LDP_A			0x00000002#define SICRL_LDP_B			0x00000001/* SICRH bits - MPC837x specific */#define SICRH_DDR			0x80000000#define SICRH_TSEC1_A			0x10000000#define SICRH_TSEC1_B			0x08000000#define SICRH_TSEC2_A			0x00400000#define SICRH_TSEC2_B			0x00200000#define SICRH_TSEC2_C			0x00100000#define SICRH_TSEC2_D			0x00080000#define SICRH_TSEC2_E			0x00040000#define SICRH_TMR			0x00010000#define SICRH_GPIO2_A			0x00008000#define SICRH_GPIO2_B			0x00004000#define SICRH_GPIO2_C			0x00002000#define SICRH_GPIO2_D			0x00001000#define SICRH_GPIO2_E			0x00000C00#define SICRH_GPIO2_F			0x00000300#define SICRH_GPIO2_G			0x000000C0#define SICRH_GPIO2_H			0x00000030#define SICRH_SPI			0x00000003#endif/* SWCRR - System Watchdog Control Register */#define SWCRR				0x0204		/* Register offset to immr */#define SWCRR_SWTC			0xFFFF0000	/* Software Watchdog Time Count */#define SWCRR_SWEN			0x00000004	/* Watchdog Enable bit */#define SWCRR_SWRI			0x00000002	/* Software Watchdog Reset/Interrupt Select bit */#define SWCRR_SWPR			0x00000001	/* Software Watchdog Counter Prescale bit */#define SWCRR_RES			~(SWCRR_SWTC | SWCRR_SWEN | SWCRR_SWRI | SWCRR_SWPR)/* SWCNR - System Watchdog Counter Register */#define SWCNR				0x0208		/* Register offset to immr */#define SWCNR_SWCN			0x0000FFFF	/* Software Watchdog Count mask */#define SWCNR_RES			~(SWCNR_SWCN)/* SWSRR - System Watchdog Service Register */#define SWSRR				0x020E		/* Register offset to immr *//* ACR - Arbiter Configuration Register */#define ACR_COREDIS			0x10000000	/* Core disable */#define ACR_COREDIS_SHIFT		(31-7)#define ACR_PIPE_DEP			0x00070000	/* Pipeline depth */#define ACR_PIPE_DEP_SHIFT		(31-15)#define ACR_PCI_RPTCNT			0x00007000	/* PCI repeat count */#define ACR_PCI_RPTCNT_SHIFT		(31-19)#define ACR_RPTCNT			0x00000700	/* Repeat count */#define ACR_RPTCNT_SHIFT		(31-23)#define ACR_APARK			0x00000030	/* Address parking */#define ACR_APARK_SHIFT			(31-27)#define ACR_PARKM			0x0000000F	/* Parking master */#define ACR_PARKM_SHIFT			(31-31)/* ATR - Arbiter Timers Register */#define ATR_DTO				0x00FF0000	/* Data time out */#define ATR_ATO				0x000000FF	/* Address time out *//* AER - Arbiter Event Register */#define AER_ETEA			0x00000020	/* Transfer error */#define AER_RES				0x00000010	/* Reserved transfer type */#define AER_ECW				0x00000008	/* External control word transfer type */#define AER_AO				0x00000004	/* Address Only transfer type */#define AER_DTO				0x00000002	/* Data time out */#define AER_ATO				0x00000001	/* Address time out *//* AEATR - Arbiter Event Address Register */#define AEATR_EVENT			0x07000000	/* Event type */#define AEATR_MSTR_ID			0x001F0000	/* Master Id */#define AEATR_TBST			0x00000800	/* Transfer burst */#define AEATR_TSIZE			0x00000700	/* Transfer Size */#define AEATR_TTYPE			0x0000001F	/* Transfer Type *//* HRCWL - Hard Reset Configuration Word Low */#define HRCWL_LBIUCM			0x80000000#define HRCWL_LBIUCM_SHIFT		31#define HRCWL_LCL_BUS_TO_SCB_CLK_1X1	0x00000000#define HRCWL_LCL_BUS_TO_SCB_CLK_2X1	0x80000000#define HRCWL_DDRCM			0x40000000#define HRCWL_DDRCM_SHIFT		30#define HRCWL_DDR_TO_SCB_CLK_1X1	0x00000000#define HRCWL_DDR_TO_SCB_CLK_2X1	0x40000000#define HRCWL_SPMF			0x0f000000#define HRCWL_SPMF_SHIFT		24#define HRCWL_CSB_TO_CLKIN_16X1		0x00000000#define HRCWL_CSB_TO_CLKIN_1X1		0x01000000#define HRCWL_CSB_TO_CLKIN_2X1		0x02000000#define HRCWL_CSB_TO_CLKIN_3X1		0x03000000#define HRCWL_CSB_TO_CLKIN_4X1		0x04000000#define HRCWL_CSB_TO_CLKIN_5X1		0x05000000#define HRCWL_CSB_TO_CLKIN_6X1		0x06000000#define HRCWL_CSB_TO_CLKIN_7X1		0x07000000#define HRCWL_CSB_TO_CLKIN_8X1		0x08000000#define HRCWL_CSB_TO_CLKIN_9X1		0x09000000#define HRCWL_CSB_TO_CLKIN_10X1		0x0A000000#define HRCWL_CSB_TO_CLKIN_11X1		0x0B000000#define HRCWL_CSB_TO_CLKIN_12X1		0x0C000000#define HRCWL_CSB_TO_CLKIN_13X1		0x0D000000#define HRCWL_CSB_TO_CLKIN_14X1		0x0E000000#define HRCWL_CSB_TO_CLKIN_15X1		0x0F000000#define HRCWL_VCO_BYPASS		0x00000000#define HRCWL_VCO_1X2			0x00000000#define HRCWL_VCO_1X4			0x00200000#define HRCWL_VCO_1X8			0x00400000#define HRCWL_COREPLL			0x007F0000#define HRCWL_COREPLL_SHIFT		16#define HRCWL_CORE_TO_CSB_BYPASS	0x00000000#define HRCWL_CORE_TO_CSB_1X1		0x00020000#define HRCWL_CORE_TO_CSB_1_5X1		0x00030000#define HRCWL_CORE_TO_CSB_2X1		0x00040000#define HRCWL_CORE_TO_CSB_2_5X1		0x00050000#define HRCWL_CORE_TO_CSB_3X1		0x00060000#if defined(CONFIG_MPC8360) || defined(CONFIG_MPC832X)#define HRCWL_CEVCOD			0x000000C0#define HRCWL_CEVCOD_SHIFT		6

⌨️ 快捷键说明

复制代码Ctrl + C
搜索代码Ctrl + F
全屏模式F11
增大字号Ctrl + =
减小字号Ctrl + -
显示快捷键?